]> Pileus Git - ~andy/linux/commitdiff
qlcnic: Take EPORT out of reset sequence before disabling PAUSE
authorManish Chopra <manish.chopra@qlogic.com>
Wed, 24 Apr 2013 12:42:40 +0000 (12:42 +0000)
committerDavid S. Miller <davem@davemloft.net>
Wed, 24 Apr 2013 23:34:05 +0000 (19:34 -0400)
o Disabling PAUSE requires access to EPORT registers,
  which may cause a wedge, if EPORT is in reset.

Signed-off-by: Manish Chopra <manish.chopra@qlogic.com>
Signed-off-by: Shahed Shaikh <shahed.shaikh@qlogic.com>
Signed-off-by: Jitendra Kalsaria <jitendra.kalsaria@qlogic.com>
Signed-off-by: David S. Miller <davem@davemloft.net>
drivers/net/ethernet/qlogic/qlcnic/qlcnic_83xx_init.c

index 6ea3a096054c1d2336b911a43d93b6620a3ebf58..ab1d8d99cbd530d59727a4e131789f3eb210a9bb 100644 (file)
 #define QLC_83XX_OPCODE_TMPL_END               0x0080
 #define QLC_83XX_OPCODE_POLL_READ_LIST         0x0100
 
+/* EPORT control registers */
+#define QLC_83XX_RESET_CONTROL                 0x28084E50
+#define QLC_83XX_RESET_REG                     0x28084E60
+#define QLC_83XX_RESET_PORT0                   0x28084E70
+#define QLC_83XX_RESET_PORT1                   0x28084E80
+#define QLC_83XX_RESET_PORT2                   0x28084E90
+#define QLC_83XX_RESET_PORT3                   0x28084EA0
+#define QLC_83XX_RESET_SRESHIM                 0x28084EB0
+#define QLC_83XX_RESET_EPGSHIM                 0x28084EC0
+#define QLC_83XX_RESET_ETHERPCS                        0x28084ED0
+
 static int qlcnic_83xx_init_default_driver(struct qlcnic_adapter *adapter);
 static int qlcnic_83xx_check_heartbeat(struct qlcnic_adapter *p_dev);
 static int qlcnic_83xx_restart_hw(struct qlcnic_adapter *adapter);
@@ -1374,6 +1385,19 @@ static void qlcnic_83xx_disable_pause_frames(struct qlcnic_adapter *adapter)
        qlcnic_83xx_unlock_driver(adapter);
 }
 
+static void qlcnic_83xx_take_eport_out_of_reset(struct qlcnic_adapter *adapter)
+{
+       QLCWR32(adapter, QLC_83XX_RESET_REG, 0);
+       QLCWR32(adapter, QLC_83XX_RESET_PORT0, 0);
+       QLCWR32(adapter, QLC_83XX_RESET_PORT1, 0);
+       QLCWR32(adapter, QLC_83XX_RESET_PORT2, 0);
+       QLCWR32(adapter, QLC_83XX_RESET_PORT3, 0);
+       QLCWR32(adapter, QLC_83XX_RESET_SRESHIM, 0);
+       QLCWR32(adapter, QLC_83XX_RESET_EPGSHIM, 0);
+       QLCWR32(adapter, QLC_83XX_RESET_ETHERPCS, 0);
+       QLCWR32(adapter, QLC_83XX_RESET_CONTROL, 1);
+}
+
 static int qlcnic_83xx_check_heartbeat(struct qlcnic_adapter *p_dev)
 {
        u32 heartbeat, peg_status;
@@ -1395,6 +1419,7 @@ static int qlcnic_83xx_check_heartbeat(struct qlcnic_adapter *p_dev)
 
        if (ret) {
                dev_err(&p_dev->pdev->dev, "firmware hang detected\n");
+               qlcnic_83xx_take_eport_out_of_reset(p_dev);
                qlcnic_83xx_disable_pause_frames(p_dev);
                peg_status = QLC_SHARED_REG_RD32(p_dev,
                                                 QLCNIC_PEG_HALT_STATUS1);