2 * pinmux driver for CSR SiRFprimaII
4 * Copyright (c) 2011 Cambridge Silicon Radio Limited, a CSR plc group company.
6 * Licensed under GPLv2 or later.
9 #include <linux/init.h>
10 #include <linux/module.h>
11 #include <linux/irq.h>
12 #include <linux/platform_device.h>
14 #include <linux/slab.h>
15 #include <linux/err.h>
16 #include <linux/irqdomain.h>
17 #include <linux/irqchip/chained_irq.h>
18 #include <linux/pinctrl/pinctrl.h>
19 #include <linux/pinctrl/pinmux.h>
20 #include <linux/pinctrl/consumer.h>
21 #include <linux/pinctrl/machine.h>
23 #include <linux/of_address.h>
24 #include <linux/of_device.h>
25 #include <linux/of_platform.h>
26 #include <linux/bitops.h>
27 #include <linux/gpio.h>
28 #include <linux/of_gpio.h>
29 #include <asm/mach/irq.h>
31 #include "pinctrl-sirf.h"
33 #define DRIVER_NAME "pinmux-sirf"
35 struct sirfsoc_gpio_bank {
36 struct of_mm_gpio_chip chip;
37 struct irq_domain *domain;
41 bool is_marco; /* for marco, some registers are different with prima2 */
44 static struct sirfsoc_gpio_bank sgpio_bank[SIRFSOC_GPIO_NO_OF_BANKS];
45 static DEFINE_SPINLOCK(sgpio_lock);
47 static struct sirfsoc_pin_group *sirfsoc_pin_groups;
48 static int sirfsoc_pingrp_cnt;
50 static int sirfsoc_get_groups_count(struct pinctrl_dev *pctldev)
52 return sirfsoc_pingrp_cnt;
55 static const char *sirfsoc_get_group_name(struct pinctrl_dev *pctldev,
58 return sirfsoc_pin_groups[selector].name;
61 static int sirfsoc_get_group_pins(struct pinctrl_dev *pctldev, unsigned selector,
62 const unsigned **pins,
65 *pins = sirfsoc_pin_groups[selector].pins;
66 *num_pins = sirfsoc_pin_groups[selector].num_pins;
70 static void sirfsoc_pin_dbg_show(struct pinctrl_dev *pctldev, struct seq_file *s,
73 seq_printf(s, " " DRIVER_NAME);
76 static int sirfsoc_dt_node_to_map(struct pinctrl_dev *pctldev,
77 struct device_node *np_config,
78 struct pinctrl_map **map, unsigned *num_maps)
80 struct sirfsoc_pmx *spmx = pinctrl_dev_get_drvdata(pctldev);
81 struct device_node *np;
82 struct property *prop;
83 const char *function, *group;
84 int ret, index = 0, count = 0;
86 /* calculate number of maps required */
87 for_each_child_of_node(np_config, np) {
88 ret = of_property_read_string(np, "sirf,function", &function);
92 ret = of_property_count_strings(np, "sirf,pins");
100 dev_err(spmx->dev, "No child nodes passed via DT\n");
104 *map = kzalloc(sizeof(**map) * count, GFP_KERNEL);
108 for_each_child_of_node(np_config, np) {
109 of_property_read_string(np, "sirf,function", &function);
110 of_property_for_each_string(np, "sirf,pins", prop, group) {
111 (*map)[index].type = PIN_MAP_TYPE_MUX_GROUP;
112 (*map)[index].data.mux.group = group;
113 (*map)[index].data.mux.function = function;
123 static void sirfsoc_dt_free_map(struct pinctrl_dev *pctldev,
124 struct pinctrl_map *map, unsigned num_maps)
129 static struct pinctrl_ops sirfsoc_pctrl_ops = {
130 .get_groups_count = sirfsoc_get_groups_count,
131 .get_group_name = sirfsoc_get_group_name,
132 .get_group_pins = sirfsoc_get_group_pins,
133 .pin_dbg_show = sirfsoc_pin_dbg_show,
134 .dt_node_to_map = sirfsoc_dt_node_to_map,
135 .dt_free_map = sirfsoc_dt_free_map,
138 static struct sirfsoc_pmx_func *sirfsoc_pmx_functions;
139 static int sirfsoc_pmxfunc_cnt;
141 static void sirfsoc_pinmux_endisable(struct sirfsoc_pmx *spmx, unsigned selector,
145 const struct sirfsoc_padmux *mux = sirfsoc_pmx_functions[selector].padmux;
146 const struct sirfsoc_muxmask *mask = mux->muxmask;
148 for (i = 0; i < mux->muxmask_counts; i++) {
150 if (!spmx->is_marco) {
151 muxval = readl(spmx->gpio_virtbase + SIRFSOC_GPIO_PAD_EN(mask[i].group));
153 muxval = muxval & ~mask[i].mask;
155 muxval = muxval | mask[i].mask;
156 writel(muxval, spmx->gpio_virtbase + SIRFSOC_GPIO_PAD_EN(mask[i].group));
159 writel(mask[i].mask, spmx->gpio_virtbase +
160 SIRFSOC_GPIO_PAD_EN_CLR(mask[i].group));
162 writel(mask[i].mask, spmx->gpio_virtbase +
163 SIRFSOC_GPIO_PAD_EN(mask[i].group));
167 if (mux->funcmask && enable) {
170 readl(spmx->rsc_virtbase + SIRFSOC_RSC_PIN_MUX);
172 (func_en_val & ~mux->funcmask) | (mux->
174 writel(func_en_val, spmx->rsc_virtbase + SIRFSOC_RSC_PIN_MUX);
178 static int sirfsoc_pinmux_enable(struct pinctrl_dev *pmxdev, unsigned selector,
181 struct sirfsoc_pmx *spmx;
183 spmx = pinctrl_dev_get_drvdata(pmxdev);
184 sirfsoc_pinmux_endisable(spmx, selector, true);
189 static void sirfsoc_pinmux_disable(struct pinctrl_dev *pmxdev, unsigned selector,
192 struct sirfsoc_pmx *spmx;
194 spmx = pinctrl_dev_get_drvdata(pmxdev);
195 sirfsoc_pinmux_endisable(spmx, selector, false);
198 static int sirfsoc_pinmux_get_funcs_count(struct pinctrl_dev *pmxdev)
200 return sirfsoc_pmxfunc_cnt;
203 static const char *sirfsoc_pinmux_get_func_name(struct pinctrl_dev *pctldev,
206 return sirfsoc_pmx_functions[selector].name;
209 static int sirfsoc_pinmux_get_groups(struct pinctrl_dev *pctldev, unsigned selector,
210 const char * const **groups,
211 unsigned * const num_groups)
213 *groups = sirfsoc_pmx_functions[selector].groups;
214 *num_groups = sirfsoc_pmx_functions[selector].num_groups;
218 static int sirfsoc_pinmux_request_gpio(struct pinctrl_dev *pmxdev,
219 struct pinctrl_gpio_range *range, unsigned offset)
221 struct sirfsoc_pmx *spmx;
223 int group = range->id;
227 spmx = pinctrl_dev_get_drvdata(pmxdev);
229 if (!spmx->is_marco) {
230 muxval = readl(spmx->gpio_virtbase + SIRFSOC_GPIO_PAD_EN(group));
231 muxval = muxval | (1 << (offset - range->pin_base));
232 writel(muxval, spmx->gpio_virtbase + SIRFSOC_GPIO_PAD_EN(group));
234 writel(1 << (offset - range->pin_base), spmx->gpio_virtbase +
235 SIRFSOC_GPIO_PAD_EN(group));
241 static struct pinmux_ops sirfsoc_pinmux_ops = {
242 .enable = sirfsoc_pinmux_enable,
243 .disable = sirfsoc_pinmux_disable,
244 .get_functions_count = sirfsoc_pinmux_get_funcs_count,
245 .get_function_name = sirfsoc_pinmux_get_func_name,
246 .get_function_groups = sirfsoc_pinmux_get_groups,
247 .gpio_request_enable = sirfsoc_pinmux_request_gpio,
250 static struct pinctrl_desc sirfsoc_pinmux_desc = {
252 .pctlops = &sirfsoc_pctrl_ops,
253 .pmxops = &sirfsoc_pinmux_ops,
254 .owner = THIS_MODULE,
258 * Todo: bind irq_chip to every pinctrl_gpio_range
260 static struct pinctrl_gpio_range sirfsoc_gpio_ranges[] = {
262 .name = "sirfsoc-gpio*",
268 .name = "sirfsoc-gpio*",
274 .name = "sirfsoc-gpio*",
280 .name = "sirfsoc-gpio*",
288 static void __iomem *sirfsoc_rsc_of_iomap(void)
290 const struct of_device_id rsc_ids[] = {
291 { .compatible = "sirf,prima2-rsc" },
292 { .compatible = "sirf,marco-rsc" },
295 struct device_node *np;
297 np = of_find_matching_node(NULL, rsc_ids);
299 panic("unable to find compatible rsc node in dtb\n");
301 return of_iomap(np, 0);
304 static int sirfsoc_gpio_of_xlate(struct gpio_chip *gc,
305 const struct of_phandle_args *gpiospec,
308 if (gpiospec->args[0] > SIRFSOC_GPIO_NO_OF_BANKS * SIRFSOC_GPIO_BANK_SIZE)
311 if (gc != &sgpio_bank[gpiospec->args[0] / SIRFSOC_GPIO_BANK_SIZE].chip.gc)
315 *flags = gpiospec->args[1];
317 return gpiospec->args[0] % SIRFSOC_GPIO_BANK_SIZE;
320 static const struct of_device_id pinmux_ids[] = {
321 { .compatible = "sirf,prima2-pinctrl", .data = &prima2_pinctrl_data, },
322 { .compatible = "sirf,atlas6-pinctrl", .data = &atlas6_pinctrl_data, },
323 { .compatible = "sirf,marco-pinctrl", .data = &prima2_pinctrl_data, },
327 static int sirfsoc_pinmux_probe(struct platform_device *pdev)
330 struct sirfsoc_pmx *spmx;
331 struct device_node *np = pdev->dev.of_node;
332 const struct sirfsoc_pinctrl_data *pdata;
335 /* Create state holders etc for this driver */
336 spmx = devm_kzalloc(&pdev->dev, sizeof(*spmx), GFP_KERNEL);
340 spmx->dev = &pdev->dev;
342 platform_set_drvdata(pdev, spmx);
344 spmx->gpio_virtbase = of_iomap(np, 0);
345 if (!spmx->gpio_virtbase) {
346 dev_err(&pdev->dev, "can't map gpio registers\n");
350 spmx->rsc_virtbase = sirfsoc_rsc_of_iomap();
351 if (!spmx->rsc_virtbase) {
353 dev_err(&pdev->dev, "can't map rsc registers\n");
354 goto out_no_rsc_remap;
357 if (of_device_is_compatible(np, "sirf,marco-pinctrl"))
360 pdata = of_match_node(pinmux_ids, np)->data;
361 sirfsoc_pin_groups = pdata->grps;
362 sirfsoc_pingrp_cnt = pdata->grps_cnt;
363 sirfsoc_pmx_functions = pdata->funcs;
364 sirfsoc_pmxfunc_cnt = pdata->funcs_cnt;
365 sirfsoc_pinmux_desc.pins = pdata->pads;
366 sirfsoc_pinmux_desc.npins = pdata->pads_cnt;
369 /* Now register the pin controller and all pins it handles */
370 spmx->pmx = pinctrl_register(&sirfsoc_pinmux_desc, &pdev->dev, spmx);
372 dev_err(&pdev->dev, "could not register SIRFSOC pinmux driver\n");
377 for (i = 0; i < ARRAY_SIZE(sirfsoc_gpio_ranges); i++) {
378 sirfsoc_gpio_ranges[i].gc = &sgpio_bank[i].chip.gc;
379 pinctrl_add_gpio_range(spmx->pmx, &sirfsoc_gpio_ranges[i]);
382 dev_info(&pdev->dev, "initialized SIRFSOC pinmux driver\n");
387 iounmap(spmx->rsc_virtbase);
389 iounmap(spmx->gpio_virtbase);
393 #ifdef CONFIG_PM_SLEEP
394 static int sirfsoc_pinmux_suspend_noirq(struct device *dev)
397 struct sirfsoc_pmx *spmx = dev_get_drvdata(dev);
399 for (i = 0; i < SIRFSOC_GPIO_NO_OF_BANKS; i++) {
400 for (j = 0; j < SIRFSOC_GPIO_BANK_SIZE; j++) {
401 spmx->gpio_regs[i][j] = readl(spmx->gpio_virtbase +
402 SIRFSOC_GPIO_CTRL(i, j));
404 spmx->ints_regs[i] = readl(spmx->gpio_virtbase +
405 SIRFSOC_GPIO_INT_STATUS(i));
406 spmx->paden_regs[i] = readl(spmx->gpio_virtbase +
407 SIRFSOC_GPIO_PAD_EN(i));
409 spmx->dspen_regs = readl(spmx->gpio_virtbase + SIRFSOC_GPIO_DSP_EN0);
411 for (i = 0; i < 3; i++)
412 spmx->rsc_regs[i] = readl(spmx->rsc_virtbase + 4 * i);
417 static int sirfsoc_pinmux_resume_noirq(struct device *dev)
420 struct sirfsoc_pmx *spmx = dev_get_drvdata(dev);
422 for (i = 0; i < SIRFSOC_GPIO_NO_OF_BANKS; i++) {
423 for (j = 0; j < SIRFSOC_GPIO_BANK_SIZE; j++) {
424 writel(spmx->gpio_regs[i][j], spmx->gpio_virtbase +
425 SIRFSOC_GPIO_CTRL(i, j));
427 writel(spmx->ints_regs[i], spmx->gpio_virtbase +
428 SIRFSOC_GPIO_INT_STATUS(i));
429 writel(spmx->paden_regs[i], spmx->gpio_virtbase +
430 SIRFSOC_GPIO_PAD_EN(i));
432 writel(spmx->dspen_regs, spmx->gpio_virtbase + SIRFSOC_GPIO_DSP_EN0);
434 for (i = 0; i < 3; i++)
435 writel(spmx->rsc_regs[i], spmx->rsc_virtbase + 4 * i);
440 static const struct dev_pm_ops sirfsoc_pinmux_pm_ops = {
441 .suspend_noirq = sirfsoc_pinmux_suspend_noirq,
442 .resume_noirq = sirfsoc_pinmux_resume_noirq,
446 static struct platform_driver sirfsoc_pinmux_driver = {
449 .owner = THIS_MODULE,
450 .of_match_table = pinmux_ids,
451 #ifdef CONFIG_PM_SLEEP
452 .pm = &sirfsoc_pinmux_pm_ops,
455 .probe = sirfsoc_pinmux_probe,
458 static int __init sirfsoc_pinmux_init(void)
460 return platform_driver_register(&sirfsoc_pinmux_driver);
462 arch_initcall(sirfsoc_pinmux_init);
464 static inline int sirfsoc_gpio_to_irq(struct gpio_chip *chip, unsigned offset)
466 struct sirfsoc_gpio_bank *bank = container_of(to_of_mm_gpio_chip(chip),
467 struct sirfsoc_gpio_bank, chip);
469 return irq_create_mapping(bank->domain, offset);
472 static inline int sirfsoc_gpio_to_offset(unsigned int gpio)
474 return gpio % SIRFSOC_GPIO_BANK_SIZE;
477 static inline struct sirfsoc_gpio_bank *sirfsoc_gpio_to_bank(unsigned int gpio)
479 return &sgpio_bank[gpio / SIRFSOC_GPIO_BANK_SIZE];
482 static inline struct sirfsoc_gpio_bank *sirfsoc_irqchip_to_bank(struct gpio_chip *chip)
484 return container_of(to_of_mm_gpio_chip(chip), struct sirfsoc_gpio_bank, chip);
487 static void sirfsoc_gpio_irq_ack(struct irq_data *d)
489 struct sirfsoc_gpio_bank *bank = irq_data_get_irq_chip_data(d);
490 int idx = d->hwirq % SIRFSOC_GPIO_BANK_SIZE;
494 offset = SIRFSOC_GPIO_CTRL(bank->id, idx);
496 spin_lock_irqsave(&sgpio_lock, flags);
498 val = readl(bank->chip.regs + offset);
500 writel(val, bank->chip.regs + offset);
502 spin_unlock_irqrestore(&sgpio_lock, flags);
505 static void __sirfsoc_gpio_irq_mask(struct sirfsoc_gpio_bank *bank, int idx)
510 offset = SIRFSOC_GPIO_CTRL(bank->id, idx);
512 spin_lock_irqsave(&sgpio_lock, flags);
514 val = readl(bank->chip.regs + offset);
515 val &= ~SIRFSOC_GPIO_CTL_INTR_EN_MASK;
516 val &= ~SIRFSOC_GPIO_CTL_INTR_STS_MASK;
517 writel(val, bank->chip.regs + offset);
519 spin_unlock_irqrestore(&sgpio_lock, flags);
522 static void sirfsoc_gpio_irq_mask(struct irq_data *d)
524 struct sirfsoc_gpio_bank *bank = irq_data_get_irq_chip_data(d);
526 __sirfsoc_gpio_irq_mask(bank, d->hwirq % SIRFSOC_GPIO_BANK_SIZE);
529 static void sirfsoc_gpio_irq_unmask(struct irq_data *d)
531 struct sirfsoc_gpio_bank *bank = irq_data_get_irq_chip_data(d);
532 int idx = d->hwirq % SIRFSOC_GPIO_BANK_SIZE;
536 offset = SIRFSOC_GPIO_CTRL(bank->id, idx);
538 spin_lock_irqsave(&sgpio_lock, flags);
540 val = readl(bank->chip.regs + offset);
541 val &= ~SIRFSOC_GPIO_CTL_INTR_STS_MASK;
542 val |= SIRFSOC_GPIO_CTL_INTR_EN_MASK;
543 writel(val, bank->chip.regs + offset);
545 spin_unlock_irqrestore(&sgpio_lock, flags);
548 static int sirfsoc_gpio_irq_type(struct irq_data *d, unsigned type)
550 struct sirfsoc_gpio_bank *bank = irq_data_get_irq_chip_data(d);
551 int idx = d->hwirq % SIRFSOC_GPIO_BANK_SIZE;
555 offset = SIRFSOC_GPIO_CTRL(bank->id, idx);
557 spin_lock_irqsave(&sgpio_lock, flags);
559 val = readl(bank->chip.regs + offset);
560 val &= ~SIRFSOC_GPIO_CTL_INTR_STS_MASK;
565 case IRQ_TYPE_EDGE_RISING:
566 val |= SIRFSOC_GPIO_CTL_INTR_HIGH_MASK | SIRFSOC_GPIO_CTL_INTR_TYPE_MASK;
567 val &= ~SIRFSOC_GPIO_CTL_INTR_LOW_MASK;
569 case IRQ_TYPE_EDGE_FALLING:
570 val &= ~SIRFSOC_GPIO_CTL_INTR_HIGH_MASK;
571 val |= SIRFSOC_GPIO_CTL_INTR_LOW_MASK | SIRFSOC_GPIO_CTL_INTR_TYPE_MASK;
573 case IRQ_TYPE_EDGE_BOTH:
574 val |= SIRFSOC_GPIO_CTL_INTR_HIGH_MASK | SIRFSOC_GPIO_CTL_INTR_LOW_MASK |
575 SIRFSOC_GPIO_CTL_INTR_TYPE_MASK;
577 case IRQ_TYPE_LEVEL_LOW:
578 val &= ~(SIRFSOC_GPIO_CTL_INTR_HIGH_MASK | SIRFSOC_GPIO_CTL_INTR_TYPE_MASK);
579 val |= SIRFSOC_GPIO_CTL_INTR_LOW_MASK;
581 case IRQ_TYPE_LEVEL_HIGH:
582 val |= SIRFSOC_GPIO_CTL_INTR_HIGH_MASK;
583 val &= ~(SIRFSOC_GPIO_CTL_INTR_LOW_MASK | SIRFSOC_GPIO_CTL_INTR_TYPE_MASK);
587 writel(val, bank->chip.regs + offset);
589 spin_unlock_irqrestore(&sgpio_lock, flags);
594 static struct irq_chip sirfsoc_irq_chip = {
595 .name = "sirf-gpio-irq",
596 .irq_ack = sirfsoc_gpio_irq_ack,
597 .irq_mask = sirfsoc_gpio_irq_mask,
598 .irq_unmask = sirfsoc_gpio_irq_unmask,
599 .irq_set_type = sirfsoc_gpio_irq_type,
602 static void sirfsoc_gpio_handle_irq(unsigned int irq, struct irq_desc *desc)
604 struct sirfsoc_gpio_bank *bank = irq_get_handler_data(irq);
607 struct irq_chip *chip = irq_get_chip(irq);
609 chained_irq_enter(chip, desc);
611 status = readl(bank->chip.regs + SIRFSOC_GPIO_INT_STATUS(bank->id));
614 "%s: gpio id %d status %#x no interrupt is flaged\n",
615 __func__, bank->id, status);
616 handle_bad_irq(irq, desc);
621 ctrl = readl(bank->chip.regs + SIRFSOC_GPIO_CTRL(bank->id, idx));
624 * Here we must check whether the corresponding GPIO's interrupt
625 * has been enabled, otherwise just skip it
627 if ((status & 0x1) && (ctrl & SIRFSOC_GPIO_CTL_INTR_EN_MASK)) {
628 pr_debug("%s: gpio id %d idx %d happens\n",
629 __func__, bank->id, idx);
630 generic_handle_irq(irq_find_mapping(bank->domain, idx));
634 status = status >> 1;
637 chained_irq_exit(chip, desc);
640 static inline void sirfsoc_gpio_set_input(struct sirfsoc_gpio_bank *bank, unsigned ctrl_offset)
644 val = readl(bank->chip.regs + ctrl_offset);
645 val &= ~SIRFSOC_GPIO_CTL_OUT_EN_MASK;
646 writel(val, bank->chip.regs + ctrl_offset);
649 static int sirfsoc_gpio_request(struct gpio_chip *chip, unsigned offset)
651 struct sirfsoc_gpio_bank *bank = sirfsoc_irqchip_to_bank(chip);
654 if (pinctrl_request_gpio(chip->base + offset))
657 spin_lock_irqsave(&bank->lock, flags);
661 * set direction as input and mask irq
663 sirfsoc_gpio_set_input(bank, SIRFSOC_GPIO_CTRL(bank->id, offset));
664 __sirfsoc_gpio_irq_mask(bank, offset);
666 spin_unlock_irqrestore(&bank->lock, flags);
671 static void sirfsoc_gpio_free(struct gpio_chip *chip, unsigned offset)
673 struct sirfsoc_gpio_bank *bank = sirfsoc_irqchip_to_bank(chip);
676 spin_lock_irqsave(&bank->lock, flags);
678 __sirfsoc_gpio_irq_mask(bank, offset);
679 sirfsoc_gpio_set_input(bank, SIRFSOC_GPIO_CTRL(bank->id, offset));
681 spin_unlock_irqrestore(&bank->lock, flags);
683 pinctrl_free_gpio(chip->base + offset);
686 static int sirfsoc_gpio_direction_input(struct gpio_chip *chip, unsigned gpio)
688 struct sirfsoc_gpio_bank *bank = sirfsoc_irqchip_to_bank(chip);
689 int idx = sirfsoc_gpio_to_offset(gpio);
693 offset = SIRFSOC_GPIO_CTRL(bank->id, idx);
695 spin_lock_irqsave(&bank->lock, flags);
697 sirfsoc_gpio_set_input(bank, offset);
699 spin_unlock_irqrestore(&bank->lock, flags);
704 static inline void sirfsoc_gpio_set_output(struct sirfsoc_gpio_bank *bank, unsigned offset,
710 spin_lock_irqsave(&bank->lock, flags);
712 out_ctrl = readl(bank->chip.regs + offset);
714 out_ctrl |= SIRFSOC_GPIO_CTL_DATAOUT_MASK;
716 out_ctrl &= ~SIRFSOC_GPIO_CTL_DATAOUT_MASK;
718 out_ctrl &= ~SIRFSOC_GPIO_CTL_INTR_EN_MASK;
719 out_ctrl |= SIRFSOC_GPIO_CTL_OUT_EN_MASK;
720 writel(out_ctrl, bank->chip.regs + offset);
722 spin_unlock_irqrestore(&bank->lock, flags);
725 static int sirfsoc_gpio_direction_output(struct gpio_chip *chip, unsigned gpio, int value)
727 struct sirfsoc_gpio_bank *bank = sirfsoc_irqchip_to_bank(chip);
728 int idx = sirfsoc_gpio_to_offset(gpio);
732 offset = SIRFSOC_GPIO_CTRL(bank->id, idx);
734 spin_lock_irqsave(&sgpio_lock, flags);
736 sirfsoc_gpio_set_output(bank, offset, value);
738 spin_unlock_irqrestore(&sgpio_lock, flags);
743 static int sirfsoc_gpio_get_value(struct gpio_chip *chip, unsigned offset)
745 struct sirfsoc_gpio_bank *bank = sirfsoc_irqchip_to_bank(chip);
749 spin_lock_irqsave(&bank->lock, flags);
751 val = readl(bank->chip.regs + SIRFSOC_GPIO_CTRL(bank->id, offset));
753 spin_unlock_irqrestore(&bank->lock, flags);
755 return !!(val & SIRFSOC_GPIO_CTL_DATAIN_MASK);
758 static void sirfsoc_gpio_set_value(struct gpio_chip *chip, unsigned offset,
761 struct sirfsoc_gpio_bank *bank = sirfsoc_irqchip_to_bank(chip);
765 spin_lock_irqsave(&bank->lock, flags);
767 ctrl = readl(bank->chip.regs + SIRFSOC_GPIO_CTRL(bank->id, offset));
769 ctrl |= SIRFSOC_GPIO_CTL_DATAOUT_MASK;
771 ctrl &= ~SIRFSOC_GPIO_CTL_DATAOUT_MASK;
772 writel(ctrl, bank->chip.regs + SIRFSOC_GPIO_CTRL(bank->id, offset));
774 spin_unlock_irqrestore(&bank->lock, flags);
777 static int sirfsoc_gpio_irq_map(struct irq_domain *d, unsigned int irq,
778 irq_hw_number_t hwirq)
780 struct sirfsoc_gpio_bank *bank = d->host_data;
785 irq_set_chip(irq, &sirfsoc_irq_chip);
786 irq_set_handler(irq, handle_level_irq);
787 irq_set_chip_data(irq, bank);
788 set_irq_flags(irq, IRQF_VALID);
793 static const struct irq_domain_ops sirfsoc_gpio_irq_simple_ops = {
794 .map = sirfsoc_gpio_irq_map,
795 .xlate = irq_domain_xlate_twocell,
798 static void sirfsoc_gpio_set_pullup(const u32 *pullups)
801 const unsigned long *p = (const unsigned long *)pullups;
803 for (i = 0; i < SIRFSOC_GPIO_NO_OF_BANKS; i++) {
804 for_each_set_bit(n, p + i, BITS_PER_LONG) {
805 u32 offset = SIRFSOC_GPIO_CTRL(i, n);
806 u32 val = readl(sgpio_bank[i].chip.regs + offset);
807 val |= SIRFSOC_GPIO_CTL_PULL_MASK;
808 val |= SIRFSOC_GPIO_CTL_PULL_HIGH;
809 writel(val, sgpio_bank[i].chip.regs + offset);
814 static void sirfsoc_gpio_set_pulldown(const u32 *pulldowns)
817 const unsigned long *p = (const unsigned long *)pulldowns;
819 for (i = 0; i < SIRFSOC_GPIO_NO_OF_BANKS; i++) {
820 for_each_set_bit(n, p + i, BITS_PER_LONG) {
821 u32 offset = SIRFSOC_GPIO_CTRL(i, n);
822 u32 val = readl(sgpio_bank[i].chip.regs + offset);
823 val |= SIRFSOC_GPIO_CTL_PULL_MASK;
824 val &= ~SIRFSOC_GPIO_CTL_PULL_HIGH;
825 writel(val, sgpio_bank[i].chip.regs + offset);
830 static int sirfsoc_gpio_probe(struct device_node *np)
833 struct sirfsoc_gpio_bank *bank;
835 struct platform_device *pdev;
836 bool is_marco = false;
838 u32 pullups[SIRFSOC_GPIO_NO_OF_BANKS], pulldowns[SIRFSOC_GPIO_NO_OF_BANKS];
840 pdev = of_find_device_by_node(np);
844 regs = of_iomap(np, 0);
848 if (of_device_is_compatible(np, "sirf,marco-pinctrl"))
851 for (i = 0; i < SIRFSOC_GPIO_NO_OF_BANKS; i++) {
852 bank = &sgpio_bank[i];
853 spin_lock_init(&bank->lock);
854 bank->chip.gc.request = sirfsoc_gpio_request;
855 bank->chip.gc.free = sirfsoc_gpio_free;
856 bank->chip.gc.direction_input = sirfsoc_gpio_direction_input;
857 bank->chip.gc.get = sirfsoc_gpio_get_value;
858 bank->chip.gc.direction_output = sirfsoc_gpio_direction_output;
859 bank->chip.gc.set = sirfsoc_gpio_set_value;
860 bank->chip.gc.to_irq = sirfsoc_gpio_to_irq;
861 bank->chip.gc.base = i * SIRFSOC_GPIO_BANK_SIZE;
862 bank->chip.gc.ngpio = SIRFSOC_GPIO_BANK_SIZE;
863 bank->chip.gc.label = kstrdup(np->full_name, GFP_KERNEL);
864 bank->chip.gc.of_node = np;
865 bank->chip.gc.of_xlate = sirfsoc_gpio_of_xlate;
866 bank->chip.gc.of_gpio_n_cells = 2;
867 bank->chip.regs = regs;
869 bank->is_marco = is_marco;
870 bank->parent_irq = platform_get_irq(pdev, i);
871 if (bank->parent_irq < 0) {
872 err = bank->parent_irq;
876 err = gpiochip_add(&bank->chip.gc);
878 pr_err("%s: error in probe function with status %d\n",
883 bank->domain = irq_domain_add_linear(np, SIRFSOC_GPIO_BANK_SIZE,
884 &sirfsoc_gpio_irq_simple_ops, bank);
887 pr_err("%s: Failed to create irqdomain\n", np->full_name);
892 irq_set_chained_handler(bank->parent_irq, sirfsoc_gpio_handle_irq);
893 irq_set_handler_data(bank->parent_irq, bank);
896 if (!of_property_read_u32_array(np, "sirf,pullups", pullups,
897 SIRFSOC_GPIO_NO_OF_BANKS))
898 sirfsoc_gpio_set_pullup(pullups);
900 if (!of_property_read_u32_array(np, "sirf,pulldowns", pulldowns,
901 SIRFSOC_GPIO_NO_OF_BANKS))
902 sirfsoc_gpio_set_pulldown(pulldowns);
911 static int __init sirfsoc_gpio_init(void)
914 struct device_node *np;
916 np = of_find_matching_node(NULL, pinmux_ids);
921 return sirfsoc_gpio_probe(np);
923 subsys_initcall(sirfsoc_gpio_init);
925 MODULE_AUTHOR("Rongjun Ying <rongjun.ying@csr.com>, "
926 "Yuping Luo <yuping.luo@csr.com>, "
927 "Barry Song <baohua.song@csr.com>");
928 MODULE_DESCRIPTION("SIRFSOC pin control driver");
929 MODULE_LICENSE("GPL");