]> Pileus Git - ~andy/linux/blob - drivers/net/wireless/rtlwifi/pci.c
rtlwifi: Free skb in one place
[~andy/linux] / drivers / net / wireless / rtlwifi / pci.c
1 /******************************************************************************
2  *
3  * Copyright(c) 2009-2010  Realtek Corporation.
4  *
5  * This program is free software; you can redistribute it and/or modify it
6  * under the terms of version 2 of the GNU General Public License as
7  * published by the Free Software Foundation.
8  *
9  * This program is distributed in the hope that it will be useful, but WITHOUT
10  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
12  * more details.
13  *
14  * You should have received a copy of the GNU General Public License along with
15  * this program; if not, write to the Free Software Foundation, Inc.,
16  * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
17  *
18  * The full GNU General Public License is included in this distribution in the
19  * file called LICENSE.
20  *
21  * Contact Information:
22  * wlanfae <wlanfae@realtek.com>
23  * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
24  * Hsinchu 300, Taiwan.
25  *
26  * Larry Finger <Larry.Finger@lwfinger.net>
27  *
28  *****************************************************************************/
29
30 #include "core.h"
31 #include "wifi.h"
32 #include "pci.h"
33 #include "base.h"
34 #include "ps.h"
35 #include "efuse.h"
36
37 static const u16 pcibridge_vendors[PCI_BRIDGE_VENDOR_MAX] = {
38         INTEL_VENDOR_ID,
39         ATI_VENDOR_ID,
40         AMD_VENDOR_ID,
41         SIS_VENDOR_ID
42 };
43
44 static const u8 ac_to_hwq[] = {
45         VO_QUEUE,
46         VI_QUEUE,
47         BE_QUEUE,
48         BK_QUEUE
49 };
50
51 static u8 _rtl_mac_to_hwqueue(struct ieee80211_hw *hw,
52                        struct sk_buff *skb)
53 {
54         struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
55         __le16 fc = rtl_get_fc(skb);
56         u8 queue_index = skb_get_queue_mapping(skb);
57
58         if (unlikely(ieee80211_is_beacon(fc)))
59                 return BEACON_QUEUE;
60         if (ieee80211_is_mgmt(fc))
61                 return MGNT_QUEUE;
62         if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE)
63                 if (ieee80211_is_nullfunc(fc))
64                         return HIGH_QUEUE;
65
66         return ac_to_hwq[queue_index];
67 }
68
69 /* Update PCI dependent default settings*/
70 static void _rtl_pci_update_default_setting(struct ieee80211_hw *hw)
71 {
72         struct rtl_priv *rtlpriv = rtl_priv(hw);
73         struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
74         struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
75         struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
76         u8 pcibridge_vendor = pcipriv->ndis_adapter.pcibridge_vendor;
77         u8 init_aspm;
78
79         ppsc->reg_rfps_level = 0;
80         ppsc->support_aspm = 0;
81
82         /*Update PCI ASPM setting */
83         ppsc->const_amdpci_aspm = rtlpci->const_amdpci_aspm;
84         switch (rtlpci->const_pci_aspm) {
85         case 0:
86                 /*No ASPM */
87                 break;
88
89         case 1:
90                 /*ASPM dynamically enabled/disable. */
91                 ppsc->reg_rfps_level |= RT_RF_LPS_LEVEL_ASPM;
92                 break;
93
94         case 2:
95                 /*ASPM with Clock Req dynamically enabled/disable. */
96                 ppsc->reg_rfps_level |= (RT_RF_LPS_LEVEL_ASPM |
97                                          RT_RF_OFF_LEVL_CLK_REQ);
98                 break;
99
100         case 3:
101                 /*
102                  * Always enable ASPM and Clock Req
103                  * from initialization to halt.
104                  * */
105                 ppsc->reg_rfps_level &= ~(RT_RF_LPS_LEVEL_ASPM);
106                 ppsc->reg_rfps_level |= (RT_RF_PS_LEVEL_ALWAYS_ASPM |
107                                          RT_RF_OFF_LEVL_CLK_REQ);
108                 break;
109
110         case 4:
111                 /*
112                  * Always enable ASPM without Clock Req
113                  * from initialization to halt.
114                  * */
115                 ppsc->reg_rfps_level &= ~(RT_RF_LPS_LEVEL_ASPM |
116                                           RT_RF_OFF_LEVL_CLK_REQ);
117                 ppsc->reg_rfps_level |= RT_RF_PS_LEVEL_ALWAYS_ASPM;
118                 break;
119         }
120
121         ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_HALT_NIC;
122
123         /*Update Radio OFF setting */
124         switch (rtlpci->const_hwsw_rfoff_d3) {
125         case 1:
126                 if (ppsc->reg_rfps_level & RT_RF_LPS_LEVEL_ASPM)
127                         ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_ASPM;
128                 break;
129
130         case 2:
131                 if (ppsc->reg_rfps_level & RT_RF_LPS_LEVEL_ASPM)
132                         ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_ASPM;
133                 ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_HALT_NIC;
134                 break;
135
136         case 3:
137                 ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_PCI_D3;
138                 break;
139         }
140
141         /*Set HW definition to determine if it supports ASPM. */
142         switch (rtlpci->const_support_pciaspm) {
143         case 0:{
144                         /*Not support ASPM. */
145                         bool support_aspm = false;
146                         ppsc->support_aspm = support_aspm;
147                         break;
148                 }
149         case 1:{
150                         /*Support ASPM. */
151                         bool support_aspm = true;
152                         bool support_backdoor = true;
153                         ppsc->support_aspm = support_aspm;
154
155                         /*if (priv->oem_id == RT_CID_TOSHIBA &&
156                            !priv->ndis_adapter.amd_l1_patch)
157                            support_backdoor = false; */
158
159                         ppsc->support_backdoor = support_backdoor;
160
161                         break;
162                 }
163         case 2:
164                 /*ASPM value set by chipset. */
165                 if (pcibridge_vendor == PCI_BRIDGE_VENDOR_INTEL) {
166                         bool support_aspm = true;
167                         ppsc->support_aspm = support_aspm;
168                 }
169                 break;
170         default:
171                 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
172                          ("switch case not process\n"));
173                 break;
174         }
175
176         /* toshiba aspm issue, toshiba will set aspm selfly
177          * so we should not set aspm in driver */
178         pci_read_config_byte(rtlpci->pdev, 0x80, &init_aspm);
179         if (rtlpriv->rtlhal.hw_type == HARDWARE_TYPE_RTL8192SE &&
180                 init_aspm == 0x43)
181                 ppsc->support_aspm = false;
182 }
183
184 static bool _rtl_pci_platform_switch_device_pci_aspm(
185                         struct ieee80211_hw *hw,
186                         u8 value)
187 {
188         struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
189         struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
190
191         if (rtlhal->hw_type != HARDWARE_TYPE_RTL8192SE)
192                 value |= 0x40;
193
194         pci_write_config_byte(rtlpci->pdev, 0x80, value);
195
196         return false;
197 }
198
199 /*When we set 0x01 to enable clk request. Set 0x0 to disable clk req.*/
200 static bool _rtl_pci_switch_clk_req(struct ieee80211_hw *hw, u8 value)
201 {
202         struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
203         struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
204
205         pci_write_config_byte(rtlpci->pdev, 0x81, value);
206
207         if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE)
208                 udelay(100);
209
210         return true;
211 }
212
213 /*Disable RTL8192SE ASPM & Disable Pci Bridge ASPM*/
214 static void rtl_pci_disable_aspm(struct ieee80211_hw *hw)
215 {
216         struct rtl_priv *rtlpriv = rtl_priv(hw);
217         struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
218         struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
219         struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
220         u8 pcibridge_vendor = pcipriv->ndis_adapter.pcibridge_vendor;
221         u32 pcicfg_addrport = pcipriv->ndis_adapter.pcicfg_addrport;
222         u8 num4bytes = pcipriv->ndis_adapter.num4bytes;
223         /*Retrieve original configuration settings. */
224         u8 linkctrl_reg = pcipriv->ndis_adapter.linkctrl_reg;
225         u16 pcibridge_linkctrlreg = pcipriv->ndis_adapter.
226                                 pcibridge_linkctrlreg;
227         u16 aspmlevel = 0;
228         u8 tmp_u1b = 0;
229
230         if (!ppsc->support_aspm)
231                 return;
232
233         if (pcibridge_vendor == PCI_BRIDGE_VENDOR_UNKNOWN) {
234                 RT_TRACE(rtlpriv, COMP_POWER, DBG_TRACE,
235                          ("PCI(Bridge) UNKNOWN.\n"));
236
237                 return;
238         }
239
240         if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_CLK_REQ) {
241                 RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_CLK_REQ);
242                 _rtl_pci_switch_clk_req(hw, 0x0);
243         }
244
245         /*for promising device will in L0 state after an I/O. */
246         pci_read_config_byte(rtlpci->pdev, 0x80, &tmp_u1b);
247
248         /*Set corresponding value. */
249         aspmlevel |= BIT(0) | BIT(1);
250         linkctrl_reg &= ~aspmlevel;
251         pcibridge_linkctrlreg &= ~(BIT(0) | BIT(1));
252
253         _rtl_pci_platform_switch_device_pci_aspm(hw, linkctrl_reg);
254         udelay(50);
255
256         /*4 Disable Pci Bridge ASPM */
257         rtl_pci_raw_write_port_ulong(PCI_CONF_ADDRESS,
258                                      pcicfg_addrport + (num4bytes << 2));
259         rtl_pci_raw_write_port_uchar(PCI_CONF_DATA, pcibridge_linkctrlreg);
260
261         udelay(50);
262 }
263
264 /*
265  *Enable RTL8192SE ASPM & Enable Pci Bridge ASPM for
266  *power saving We should follow the sequence to enable
267  *RTL8192SE first then enable Pci Bridge ASPM
268  *or the system will show bluescreen.
269  */
270 static void rtl_pci_enable_aspm(struct ieee80211_hw *hw)
271 {
272         struct rtl_priv *rtlpriv = rtl_priv(hw);
273         struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
274         struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
275         struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
276         u8 pcibridge_busnum = pcipriv->ndis_adapter.pcibridge_busnum;
277         u8 pcibridge_devnum = pcipriv->ndis_adapter.pcibridge_devnum;
278         u8 pcibridge_funcnum = pcipriv->ndis_adapter.pcibridge_funcnum;
279         u8 pcibridge_vendor = pcipriv->ndis_adapter.pcibridge_vendor;
280         u32 pcicfg_addrport = pcipriv->ndis_adapter.pcicfg_addrport;
281         u8 num4bytes = pcipriv->ndis_adapter.num4bytes;
282         u16 aspmlevel;
283         u8 u_pcibridge_aspmsetting;
284         u8 u_device_aspmsetting;
285
286         if (!ppsc->support_aspm)
287                 return;
288
289         if (pcibridge_vendor == PCI_BRIDGE_VENDOR_UNKNOWN) {
290                 RT_TRACE(rtlpriv, COMP_POWER, DBG_TRACE,
291                          ("PCI(Bridge) UNKNOWN.\n"));
292                 return;
293         }
294
295         /*4 Enable Pci Bridge ASPM */
296         rtl_pci_raw_write_port_ulong(PCI_CONF_ADDRESS,
297                                      pcicfg_addrport + (num4bytes << 2));
298
299         u_pcibridge_aspmsetting =
300             pcipriv->ndis_adapter.pcibridge_linkctrlreg |
301             rtlpci->const_hostpci_aspm_setting;
302
303         if (pcibridge_vendor == PCI_BRIDGE_VENDOR_INTEL)
304                 u_pcibridge_aspmsetting &= ~BIT(0);
305
306         rtl_pci_raw_write_port_uchar(PCI_CONF_DATA, u_pcibridge_aspmsetting);
307
308         RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
309                  ("PlatformEnableASPM():PciBridge busnumber[%x], "
310                   "DevNumbe[%x], funcnumber[%x], Write reg[%x] = %x\n",
311                   pcibridge_busnum, pcibridge_devnum, pcibridge_funcnum,
312                   (pcipriv->ndis_adapter.pcibridge_pciehdr_offset + 0x10),
313                   u_pcibridge_aspmsetting));
314
315         udelay(50);
316
317         /*Get ASPM level (with/without Clock Req) */
318         aspmlevel = rtlpci->const_devicepci_aspm_setting;
319         u_device_aspmsetting = pcipriv->ndis_adapter.linkctrl_reg;
320
321         /*_rtl_pci_platform_switch_device_pci_aspm(dev,*/
322         /*(priv->ndis_adapter.linkctrl_reg | ASPMLevel)); */
323
324         u_device_aspmsetting |= aspmlevel;
325
326         _rtl_pci_platform_switch_device_pci_aspm(hw, u_device_aspmsetting);
327
328         if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_CLK_REQ) {
329                 _rtl_pci_switch_clk_req(hw, (ppsc->reg_rfps_level &
330                                              RT_RF_OFF_LEVL_CLK_REQ) ? 1 : 0);
331                 RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_CLK_REQ);
332         }
333         udelay(100);
334 }
335
336 static bool rtl_pci_get_amd_l1_patch(struct ieee80211_hw *hw)
337 {
338         struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
339         u32 pcicfg_addrport = pcipriv->ndis_adapter.pcicfg_addrport;
340
341         bool status = false;
342         u8 offset_e0;
343         unsigned offset_e4;
344
345         rtl_pci_raw_write_port_ulong(PCI_CONF_ADDRESS,
346                         pcicfg_addrport + 0xE0);
347         rtl_pci_raw_write_port_uchar(PCI_CONF_DATA, 0xA0);
348
349         rtl_pci_raw_write_port_ulong(PCI_CONF_ADDRESS,
350                         pcicfg_addrport + 0xE0);
351         rtl_pci_raw_read_port_uchar(PCI_CONF_DATA, &offset_e0);
352
353         if (offset_e0 == 0xA0) {
354                 rtl_pci_raw_write_port_ulong(PCI_CONF_ADDRESS,
355                                              pcicfg_addrport + 0xE4);
356                 rtl_pci_raw_read_port_ulong(PCI_CONF_DATA, &offset_e4);
357                 if (offset_e4 & BIT(23))
358                         status = true;
359         }
360
361         return status;
362 }
363
364 static void rtl_pci_get_linkcontrol_field(struct ieee80211_hw *hw)
365 {
366         struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
367         u8 capabilityoffset = pcipriv->ndis_adapter.pcibridge_pciehdr_offset;
368         u32 pcicfg_addrport = pcipriv->ndis_adapter.pcicfg_addrport;
369         u8 linkctrl_reg;
370         u8 num4bbytes;
371
372         num4bbytes = (capabilityoffset + 0x10) / 4;
373
374         /*Read  Link Control Register */
375         rtl_pci_raw_write_port_ulong(PCI_CONF_ADDRESS,
376                                      pcicfg_addrport + (num4bbytes << 2));
377         rtl_pci_raw_read_port_uchar(PCI_CONF_DATA, &linkctrl_reg);
378
379         pcipriv->ndis_adapter.pcibridge_linkctrlreg = linkctrl_reg;
380 }
381
382 static void rtl_pci_parse_configuration(struct pci_dev *pdev,
383                 struct ieee80211_hw *hw)
384 {
385         struct rtl_priv *rtlpriv = rtl_priv(hw);
386         struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
387
388         u8 tmp;
389         int pos;
390         u8 linkctrl_reg;
391
392         /*Link Control Register */
393         pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
394         pci_read_config_byte(pdev, pos + PCI_EXP_LNKCTL, &linkctrl_reg);
395         pcipriv->ndis_adapter.linkctrl_reg = linkctrl_reg;
396
397         RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
398                  ("Link Control Register =%x\n",
399                   pcipriv->ndis_adapter.linkctrl_reg));
400
401         pci_read_config_byte(pdev, 0x98, &tmp);
402         tmp |= BIT(4);
403         pci_write_config_byte(pdev, 0x98, tmp);
404
405         tmp = 0x17;
406         pci_write_config_byte(pdev, 0x70f, tmp);
407 }
408
409 static void rtl_pci_init_aspm(struct ieee80211_hw *hw)
410 {
411         struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
412
413         _rtl_pci_update_default_setting(hw);
414
415         if (ppsc->reg_rfps_level & RT_RF_PS_LEVEL_ALWAYS_ASPM) {
416                 /*Always enable ASPM & Clock Req. */
417                 rtl_pci_enable_aspm(hw);
418                 RT_SET_PS_LEVEL(ppsc, RT_RF_PS_LEVEL_ALWAYS_ASPM);
419         }
420
421 }
422
423 static void _rtl_pci_io_handler_init(struct device *dev,
424                                      struct ieee80211_hw *hw)
425 {
426         struct rtl_priv *rtlpriv = rtl_priv(hw);
427
428         rtlpriv->io.dev = dev;
429
430         rtlpriv->io.write8_async = pci_write8_async;
431         rtlpriv->io.write16_async = pci_write16_async;
432         rtlpriv->io.write32_async = pci_write32_async;
433
434         rtlpriv->io.read8_sync = pci_read8_sync;
435         rtlpriv->io.read16_sync = pci_read16_sync;
436         rtlpriv->io.read32_sync = pci_read32_sync;
437
438 }
439
440 static void _rtl_pci_io_handler_release(struct ieee80211_hw *hw)
441 {
442 }
443
444 static bool _rtl_update_earlymode_info(struct ieee80211_hw *hw,
445                 struct sk_buff *skb, struct rtl_tcb_desc *tcb_desc, u8 tid)
446 {
447         struct rtl_priv *rtlpriv = rtl_priv(hw);
448         struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
449         u8 additionlen = FCS_LEN;
450         struct sk_buff *next_skb;
451
452         /* here open is 4, wep/tkip is 8, aes is 12*/
453         if (info->control.hw_key)
454                 additionlen += info->control.hw_key->icv_len;
455
456         /* The most skb num is 6 */
457         tcb_desc->empkt_num = 0;
458         spin_lock_bh(&rtlpriv->locks.waitq_lock);
459         skb_queue_walk(&rtlpriv->mac80211.skb_waitq[tid], next_skb) {
460                 struct ieee80211_tx_info *next_info;
461
462                 next_info = IEEE80211_SKB_CB(next_skb);
463                 if (next_info->flags & IEEE80211_TX_CTL_AMPDU) {
464                         tcb_desc->empkt_len[tcb_desc->empkt_num] =
465                                 next_skb->len + additionlen;
466                         tcb_desc->empkt_num++;
467                 } else {
468                         break;
469                 }
470
471                 if (skb_queue_is_last(&rtlpriv->mac80211.skb_waitq[tid],
472                                       next_skb))
473                         break;
474
475                 if (tcb_desc->empkt_num >= 5)
476                         break;
477         }
478         spin_unlock_bh(&rtlpriv->locks.waitq_lock);
479
480         return true;
481 }
482
483 /* just for early mode now */
484 static void _rtl_pci_tx_chk_waitq(struct ieee80211_hw *hw)
485 {
486         struct rtl_priv *rtlpriv = rtl_priv(hw);
487         struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
488         struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
489         struct sk_buff *skb = NULL;
490         struct ieee80211_tx_info *info = NULL;
491         int tid; /* should be int */
492
493         if (!rtlpriv->rtlhal.earlymode_enable)
494                 return;
495
496         /* we juse use em for BE/BK/VI/VO */
497         for (tid = 7; tid >= 0; tid--) {
498                 u8 hw_queue = ac_to_hwq[rtl_tid_to_ac(hw, tid)];
499                 struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[hw_queue];
500                 while (!mac->act_scanning &&
501                        rtlpriv->psc.rfpwr_state == ERFON) {
502                         struct rtl_tcb_desc tcb_desc;
503                         memset(&tcb_desc, 0, sizeof(struct rtl_tcb_desc));
504
505                         spin_lock_bh(&rtlpriv->locks.waitq_lock);
506                         if (!skb_queue_empty(&mac->skb_waitq[tid]) &&
507                            (ring->entries - skb_queue_len(&ring->queue) > 5)) {
508                                 skb = skb_dequeue(&mac->skb_waitq[tid]);
509                         } else {
510                                 spin_unlock_bh(&rtlpriv->locks.waitq_lock);
511                                 break;
512                         }
513                         spin_unlock_bh(&rtlpriv->locks.waitq_lock);
514
515                         /* Some macaddr can't do early mode. like
516                          * multicast/broadcast/no_qos data */
517                         info = IEEE80211_SKB_CB(skb);
518                         if (info->flags & IEEE80211_TX_CTL_AMPDU)
519                                 _rtl_update_earlymode_info(hw, skb,
520                                                            &tcb_desc, tid);
521
522                         rtlpriv->intf_ops->adapter_tx(hw, skb, &tcb_desc);
523                 }
524         }
525 }
526
527
528 static void _rtl_pci_tx_isr(struct ieee80211_hw *hw, int prio)
529 {
530         struct rtl_priv *rtlpriv = rtl_priv(hw);
531         struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
532
533         struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[prio];
534
535         while (skb_queue_len(&ring->queue)) {
536                 struct rtl_tx_desc *entry = &ring->desc[ring->idx];
537                 struct sk_buff *skb;
538                 struct ieee80211_tx_info *info;
539                 __le16 fc;
540                 u8 tid;
541
542                 u8 own = (u8) rtlpriv->cfg->ops->get_desc((u8 *) entry, true,
543                                                           HW_DESC_OWN);
544
545                 /*
546                  *beacon packet will only use the first
547                  *descriptor defautly,and the own may not
548                  *be cleared by the hardware
549                  */
550                 if (own)
551                         return;
552                 ring->idx = (ring->idx + 1) % ring->entries;
553
554                 skb = __skb_dequeue(&ring->queue);
555                 pci_unmap_single(rtlpci->pdev,
556                                  rtlpriv->cfg->ops->
557                                              get_desc((u8 *) entry, true,
558                                                       HW_DESC_TXBUFF_ADDR),
559                                  skb->len, PCI_DMA_TODEVICE);
560
561                 /* remove early mode header */
562                 if (rtlpriv->rtlhal.earlymode_enable)
563                         skb_pull(skb, EM_HDR_LEN);
564
565                 RT_TRACE(rtlpriv, (COMP_INTR | COMP_SEND), DBG_TRACE,
566                          ("new ring->idx:%d, "
567                           "free: skb_queue_len:%d, free: seq:%x\n",
568                           ring->idx,
569                           skb_queue_len(&ring->queue),
570                           *(u16 *) (skb->data + 22)));
571
572                 if (prio == TXCMD_QUEUE) {
573                         dev_kfree_skb(skb);
574                         goto tx_status_ok;
575
576                 }
577
578                 /* for sw LPS, just after NULL skb send out, we can
579                  * sure AP kown we are sleeped, our we should not let
580                  * rf to sleep*/
581                 fc = rtl_get_fc(skb);
582                 if (ieee80211_is_nullfunc(fc)) {
583                         if (ieee80211_has_pm(fc)) {
584                                 rtlpriv->mac80211.offchan_deley = true;
585                                 rtlpriv->psc.state_inap = 1;
586                         } else {
587                                 rtlpriv->psc.state_inap = 0;
588                         }
589                 }
590
591                 /* update tid tx pkt num */
592                 tid = rtl_get_tid(skb);
593                 if (tid <= 7)
594                         rtlpriv->link_info.tidtx_inperiod[tid]++;
595
596                 info = IEEE80211_SKB_CB(skb);
597                 ieee80211_tx_info_clear_status(info);
598
599                 info->flags |= IEEE80211_TX_STAT_ACK;
600                 /*info->status.rates[0].count = 1; */
601
602                 ieee80211_tx_status_irqsafe(hw, skb);
603
604                 if ((ring->entries - skb_queue_len(&ring->queue))
605                                 == 2) {
606
607                         RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
608                                         ("more desc left, wake"
609                                          "skb_queue@%d,ring->idx = %d,"
610                                          "skb_queue_len = 0x%d\n",
611                                          prio, ring->idx,
612                                          skb_queue_len(&ring->queue)));
613
614                         ieee80211_wake_queue(hw,
615                                         skb_get_queue_mapping
616                                         (skb));
617                 }
618 tx_status_ok:
619                 skb = NULL;
620         }
621
622         if (((rtlpriv->link_info.num_rx_inperiod +
623                 rtlpriv->link_info.num_tx_inperiod) > 8) ||
624                 (rtlpriv->link_info.num_rx_inperiod > 2)) {
625                 tasklet_schedule(&rtlpriv->works.ips_leave_tasklet);
626         }
627 }
628
629 static void _rtl_pci_rx_interrupt(struct ieee80211_hw *hw)
630 {
631         struct rtl_priv *rtlpriv = rtl_priv(hw);
632         struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
633         int rx_queue_idx = RTL_PCI_RX_MPDU_QUEUE;
634
635         struct ieee80211_rx_status rx_status = { 0 };
636         unsigned int count = rtlpci->rxringcount;
637         u8 own;
638         u8 tmp_one;
639         u32 bufferaddress;
640         bool unicast = false;
641
642         struct rtl_stats stats = {
643                 .signal = 0,
644                 .noise = -98,
645                 .rate = 0,
646         };
647         int index = rtlpci->rx_ring[rx_queue_idx].idx;
648
649         /*RX NORMAL PKT */
650         while (count--) {
651                 /*rx descriptor */
652                 struct rtl_rx_desc *pdesc = &rtlpci->rx_ring[rx_queue_idx].desc[
653                                 index];
654                 /*rx pkt */
655                 struct sk_buff *skb = rtlpci->rx_ring[rx_queue_idx].rx_buf[
656                                 index];
657                 struct ieee80211_hdr *hdr;
658                 __le16 fc;
659                 struct sk_buff *new_skb = NULL;
660
661                 own = (u8) rtlpriv->cfg->ops->get_desc((u8 *) pdesc,
662                                                        false, HW_DESC_OWN);
663
664                 /*wait data to be filled by hardware */
665                 if (own)
666                         break;
667
668                 rtlpriv->cfg->ops->query_rx_desc(hw, &stats,
669                                                  &rx_status,
670                                                  (u8 *) pdesc, skb);
671
672                 if (stats.crc || stats.hwerror)
673                         goto done;
674
675                 new_skb = dev_alloc_skb(rtlpci->rxbuffersize);
676                 if (unlikely(!new_skb)) {
677                         RT_TRACE(rtlpriv, (COMP_INTR | COMP_RECV),
678                                  DBG_DMESG,
679                                  ("can't alloc skb for rx\n"));
680                         goto done;
681                 }
682
683                 pci_unmap_single(rtlpci->pdev,
684                                  *((dma_addr_t *) skb->cb),
685                                  rtlpci->rxbuffersize,
686                                  PCI_DMA_FROMDEVICE);
687
688                 skb_put(skb, rtlpriv->cfg->ops->get_desc((u8 *) pdesc, false,
689                         HW_DESC_RXPKT_LEN));
690                 skb_reserve(skb, stats.rx_drvinfo_size + stats.rx_bufshift);
691
692                 /*
693                  * NOTICE This can not be use for mac80211,
694                  * this is done in mac80211 code,
695                  * if you done here sec DHCP will fail
696                  * skb_trim(skb, skb->len - 4);
697                  */
698
699                 hdr = rtl_get_hdr(skb);
700                 fc = rtl_get_fc(skb);
701
702                 memcpy(IEEE80211_SKB_RXCB(skb), &rx_status,
703                        sizeof(rx_status));
704
705                 if (is_broadcast_ether_addr(hdr->addr1)) {
706                         ;/*TODO*/
707                 } else if (is_multicast_ether_addr(hdr->addr1)) {
708                         ;/*TODO*/
709                 } else {
710                         unicast = true;
711                         rtlpriv->stats.rxbytesunicast += skb->len;
712                 }
713
714                 rtl_is_special_data(hw, skb, false);
715
716                 if (ieee80211_is_data(fc)) {
717                         rtlpriv->cfg->ops->led_control(hw, LED_CTL_RX);
718
719                         if (unicast)
720                                 rtlpriv->link_info.num_rx_inperiod++;
721                 }
722
723                 /* for sw lps */
724                 rtl_swlps_beacon(hw, (void *)skb->data, skb->len);
725                 rtl_recognize_peer(hw, (void *)skb->data, skb->len);
726                 if ((rtlpriv->mac80211.opmode == NL80211_IFTYPE_AP) &&
727                     (rtlpriv->rtlhal.current_bandtype == BAND_ON_2_4G) &&
728                      (ieee80211_is_beacon(fc) ||
729                      ieee80211_is_probe_resp(fc))) {
730                         ;
731                 } else {
732                         if (likely(rtl_action_proc(hw, skb, false))) {
733                                 struct sk_buff *uskb = NULL;
734                                 u8 *pdata;
735                                 uskb = dev_alloc_skb(skb->len + 128);
736                                 memcpy(IEEE80211_SKB_RXCB(uskb),
737                                        &rx_status, sizeof(rx_status));
738                                 pdata = (u8 *)skb_put(uskb, skb->len);
739                                 memcpy(pdata, skb->data, skb->len);
740
741                                 ieee80211_rx_irqsafe(hw, uskb);
742                         }
743                 }
744
745                 if (((rtlpriv->link_info.num_rx_inperiod +
746                         rtlpriv->link_info.num_tx_inperiod) > 8) ||
747                         (rtlpriv->link_info.num_rx_inperiod > 2)) {
748                         tasklet_schedule(&rtlpriv->works.ips_leave_tasklet);
749                 }
750
751                 dev_kfree_skb_any(skb);
752                 skb = new_skb;
753
754                 rtlpci->rx_ring[rx_queue_idx].rx_buf[index] = skb;
755                 *((dma_addr_t *) skb->cb) =
756                             pci_map_single(rtlpci->pdev, skb_tail_pointer(skb),
757                                            rtlpci->rxbuffersize,
758                                            PCI_DMA_FROMDEVICE);
759
760 done:
761                 bufferaddress = (*((dma_addr_t *)skb->cb));
762                 tmp_one = 1;
763                 rtlpriv->cfg->ops->set_desc((u8 *) pdesc, false,
764                                             HW_DESC_RXBUFF_ADDR,
765                                             (u8 *)&bufferaddress);
766                 rtlpriv->cfg->ops->set_desc((u8 *)pdesc, false,
767                                             HW_DESC_RXPKT_LEN,
768                                             (u8 *)&rtlpci->rxbuffersize);
769
770                 if (index == rtlpci->rxringcount - 1)
771                         rtlpriv->cfg->ops->set_desc((u8 *)pdesc, false,
772                                                     HW_DESC_RXERO,
773                                                     (u8 *)&tmp_one);
774
775                 rtlpriv->cfg->ops->set_desc((u8 *)pdesc, false, HW_DESC_RXOWN,
776                                             (u8 *)&tmp_one);
777
778                 index = (index + 1) % rtlpci->rxringcount;
779         }
780
781         rtlpci->rx_ring[rx_queue_idx].idx = index;
782 }
783
784 static irqreturn_t _rtl_pci_interrupt(int irq, void *dev_id)
785 {
786         struct ieee80211_hw *hw = dev_id;
787         struct rtl_priv *rtlpriv = rtl_priv(hw);
788         struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
789         struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
790         unsigned long flags;
791         u32 inta = 0;
792         u32 intb = 0;
793
794         if (rtlpci->irq_enabled == 0)
795                 return IRQ_HANDLED;
796
797         spin_lock_irqsave(&rtlpriv->locks.irq_th_lock, flags);
798
799         /*read ISR: 4/8bytes */
800         rtlpriv->cfg->ops->interrupt_recognized(hw, &inta, &intb);
801
802         /*Shared IRQ or HW disappared */
803         if (!inta || inta == 0xffff)
804                 goto done;
805
806         /*<1> beacon related */
807         if (inta & rtlpriv->cfg->maps[RTL_IMR_TBDOK]) {
808                 RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
809                          ("beacon ok interrupt!\n"));
810         }
811
812         if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_TBDER])) {
813                 RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
814                          ("beacon err interrupt!\n"));
815         }
816
817         if (inta & rtlpriv->cfg->maps[RTL_IMR_BDOK]) {
818                 RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
819                          ("beacon interrupt!\n"));
820         }
821
822         if (inta & rtlpriv->cfg->maps[RTL_IMR_BcnInt]) {
823                 RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
824                          ("prepare beacon for interrupt!\n"));
825                 tasklet_schedule(&rtlpriv->works.irq_prepare_bcn_tasklet);
826         }
827
828         /*<3> Tx related */
829         if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_TXFOVW]))
830                 RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING, ("IMR_TXFOVW!\n"));
831
832         if (inta & rtlpriv->cfg->maps[RTL_IMR_MGNTDOK]) {
833                 RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
834                          ("Manage ok interrupt!\n"));
835                 _rtl_pci_tx_isr(hw, MGNT_QUEUE);
836         }
837
838         if (inta & rtlpriv->cfg->maps[RTL_IMR_HIGHDOK]) {
839                 RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
840                          ("HIGH_QUEUE ok interrupt!\n"));
841                 _rtl_pci_tx_isr(hw, HIGH_QUEUE);
842         }
843
844         if (inta & rtlpriv->cfg->maps[RTL_IMR_BKDOK]) {
845                 rtlpriv->link_info.num_tx_inperiod++;
846
847                 RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
848                          ("BK Tx OK interrupt!\n"));
849                 _rtl_pci_tx_isr(hw, BK_QUEUE);
850         }
851
852         if (inta & rtlpriv->cfg->maps[RTL_IMR_BEDOK]) {
853                 rtlpriv->link_info.num_tx_inperiod++;
854
855                 RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
856                          ("BE TX OK interrupt!\n"));
857                 _rtl_pci_tx_isr(hw, BE_QUEUE);
858         }
859
860         if (inta & rtlpriv->cfg->maps[RTL_IMR_VIDOK]) {
861                 rtlpriv->link_info.num_tx_inperiod++;
862
863                 RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
864                          ("VI TX OK interrupt!\n"));
865                 _rtl_pci_tx_isr(hw, VI_QUEUE);
866         }
867
868         if (inta & rtlpriv->cfg->maps[RTL_IMR_VODOK]) {
869                 rtlpriv->link_info.num_tx_inperiod++;
870
871                 RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
872                          ("Vo TX OK interrupt!\n"));
873                 _rtl_pci_tx_isr(hw, VO_QUEUE);
874         }
875
876         if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE) {
877                 if (inta & rtlpriv->cfg->maps[RTL_IMR_COMDOK]) {
878                         rtlpriv->link_info.num_tx_inperiod++;
879
880                         RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
881                                         ("CMD TX OK interrupt!\n"));
882                         _rtl_pci_tx_isr(hw, TXCMD_QUEUE);
883                 }
884         }
885
886         /*<2> Rx related */
887         if (inta & rtlpriv->cfg->maps[RTL_IMR_ROK]) {
888                 RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE, ("Rx ok interrupt!\n"));
889                 _rtl_pci_rx_interrupt(hw);
890         }
891
892         if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_RDU])) {
893                 RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
894                          ("rx descriptor unavailable!\n"));
895                 _rtl_pci_rx_interrupt(hw);
896         }
897
898         if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_RXFOVW])) {
899                 RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING, ("rx overflow !\n"));
900                 _rtl_pci_rx_interrupt(hw);
901         }
902
903         if (rtlpriv->rtlhal.earlymode_enable)
904                 tasklet_schedule(&rtlpriv->works.irq_tasklet);
905
906         spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
907         return IRQ_HANDLED;
908
909 done:
910         spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
911         return IRQ_HANDLED;
912 }
913
914 static void _rtl_pci_irq_tasklet(struct ieee80211_hw *hw)
915 {
916         _rtl_pci_tx_chk_waitq(hw);
917 }
918
919 static void _rtl_pci_ips_leave_tasklet(struct ieee80211_hw *hw)
920 {
921         rtl_lps_leave(hw);
922 }
923
924 static void _rtl_pci_prepare_bcn_tasklet(struct ieee80211_hw *hw)
925 {
926         struct rtl_priv *rtlpriv = rtl_priv(hw);
927         struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
928         struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
929         struct rtl8192_tx_ring *ring = NULL;
930         struct ieee80211_hdr *hdr = NULL;
931         struct ieee80211_tx_info *info = NULL;
932         struct sk_buff *pskb = NULL;
933         struct rtl_tx_desc *pdesc = NULL;
934         struct rtl_tcb_desc tcb_desc;
935         u8 temp_one = 1;
936
937         memset(&tcb_desc, 0, sizeof(struct rtl_tcb_desc));
938         ring = &rtlpci->tx_ring[BEACON_QUEUE];
939         pskb = __skb_dequeue(&ring->queue);
940         if (pskb)
941                 kfree_skb(pskb);
942
943         /*NB: the beacon data buffer must be 32-bit aligned. */
944         pskb = ieee80211_beacon_get(hw, mac->vif);
945         if (pskb == NULL)
946                 return;
947         hdr = rtl_get_hdr(pskb);
948         info = IEEE80211_SKB_CB(pskb);
949         pdesc = &ring->desc[0];
950         rtlpriv->cfg->ops->fill_tx_desc(hw, hdr, (u8 *) pdesc,
951                 info, pskb, BEACON_QUEUE, &tcb_desc);
952
953         __skb_queue_tail(&ring->queue, pskb);
954
955         rtlpriv->cfg->ops->set_desc((u8 *) pdesc, true, HW_DESC_OWN,
956                                     (u8 *)&temp_one);
957
958         return;
959 }
960
961 static void _rtl_pci_init_trx_var(struct ieee80211_hw *hw)
962 {
963         struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
964         u8 i;
965
966         for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++)
967                 rtlpci->txringcount[i] = RT_TXDESC_NUM;
968
969         /*
970          *we just alloc 2 desc for beacon queue,
971          *because we just need first desc in hw beacon.
972          */
973         rtlpci->txringcount[BEACON_QUEUE] = 2;
974
975         /*
976          *BE queue need more descriptor for performance
977          *consideration or, No more tx desc will happen,
978          *and may cause mac80211 mem leakage.
979          */
980         rtlpci->txringcount[BE_QUEUE] = RT_TXDESC_NUM_BE_QUEUE;
981
982         rtlpci->rxbuffersize = 9100;    /*2048/1024; */
983         rtlpci->rxringcount = RTL_PCI_MAX_RX_COUNT;     /*64; */
984 }
985
986 static void _rtl_pci_init_struct(struct ieee80211_hw *hw,
987                 struct pci_dev *pdev)
988 {
989         struct rtl_priv *rtlpriv = rtl_priv(hw);
990         struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
991         struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
992         struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
993
994         rtlpci->up_first_time = true;
995         rtlpci->being_init_adapter = false;
996
997         rtlhal->hw = hw;
998         rtlpci->pdev = pdev;
999
1000         /*Tx/Rx related var */
1001         _rtl_pci_init_trx_var(hw);
1002
1003         /*IBSS*/ mac->beacon_interval = 100;
1004
1005         /*AMPDU*/
1006         mac->min_space_cfg = 0;
1007         mac->max_mss_density = 0;
1008         /*set sane AMPDU defaults */
1009         mac->current_ampdu_density = 7;
1010         mac->current_ampdu_factor = 3;
1011
1012         /*QOS*/
1013         rtlpci->acm_method = eAcmWay2_SW;
1014
1015         /*task */
1016         tasklet_init(&rtlpriv->works.irq_tasklet,
1017                      (void (*)(unsigned long))_rtl_pci_irq_tasklet,
1018                      (unsigned long)hw);
1019         tasklet_init(&rtlpriv->works.irq_prepare_bcn_tasklet,
1020                      (void (*)(unsigned long))_rtl_pci_prepare_bcn_tasklet,
1021                      (unsigned long)hw);
1022         tasklet_init(&rtlpriv->works.ips_leave_tasklet,
1023                      (void (*)(unsigned long))_rtl_pci_ips_leave_tasklet,
1024                      (unsigned long)hw);
1025 }
1026
1027 static int _rtl_pci_init_tx_ring(struct ieee80211_hw *hw,
1028                                  unsigned int prio, unsigned int entries)
1029 {
1030         struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1031         struct rtl_priv *rtlpriv = rtl_priv(hw);
1032         struct rtl_tx_desc *ring;
1033         dma_addr_t dma;
1034         u32 nextdescaddress;
1035         int i;
1036
1037         ring = pci_alloc_consistent(rtlpci->pdev,
1038                                     sizeof(*ring) * entries, &dma);
1039
1040         if (!ring || (unsigned long)ring & 0xFF) {
1041                 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
1042                          ("Cannot allocate TX ring (prio = %d)\n", prio));
1043                 return -ENOMEM;
1044         }
1045
1046         memset(ring, 0, sizeof(*ring) * entries);
1047         rtlpci->tx_ring[prio].desc = ring;
1048         rtlpci->tx_ring[prio].dma = dma;
1049         rtlpci->tx_ring[prio].idx = 0;
1050         rtlpci->tx_ring[prio].entries = entries;
1051         skb_queue_head_init(&rtlpci->tx_ring[prio].queue);
1052
1053         RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
1054                  ("queue:%d, ring_addr:%p\n", prio, ring));
1055
1056         for (i = 0; i < entries; i++) {
1057                 nextdescaddress = (u32) dma +
1058                                               ((i + 1) % entries) *
1059                                               sizeof(*ring);
1060
1061                 rtlpriv->cfg->ops->set_desc((u8 *)&(ring[i]),
1062                                             true, HW_DESC_TX_NEXTDESC_ADDR,
1063                                             (u8 *)&nextdescaddress);
1064         }
1065
1066         return 0;
1067 }
1068
1069 static int _rtl_pci_init_rx_ring(struct ieee80211_hw *hw)
1070 {
1071         struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1072         struct rtl_priv *rtlpriv = rtl_priv(hw);
1073         struct rtl_rx_desc *entry = NULL;
1074         int i, rx_queue_idx;
1075         u8 tmp_one = 1;
1076
1077         /*
1078          *rx_queue_idx 0:RX_MPDU_QUEUE
1079          *rx_queue_idx 1:RX_CMD_QUEUE
1080          */
1081         for (rx_queue_idx = 0; rx_queue_idx < RTL_PCI_MAX_RX_QUEUE;
1082              rx_queue_idx++) {
1083                 rtlpci->rx_ring[rx_queue_idx].desc =
1084                     pci_alloc_consistent(rtlpci->pdev,
1085                                          sizeof(*rtlpci->rx_ring[rx_queue_idx].
1086                                                 desc) * rtlpci->rxringcount,
1087                                          &rtlpci->rx_ring[rx_queue_idx].dma);
1088
1089                 if (!rtlpci->rx_ring[rx_queue_idx].desc ||
1090                     (unsigned long)rtlpci->rx_ring[rx_queue_idx].desc & 0xFF) {
1091                         RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
1092                                  ("Cannot allocate RX ring\n"));
1093                         return -ENOMEM;
1094                 }
1095
1096                 memset(rtlpci->rx_ring[rx_queue_idx].desc, 0,
1097                        sizeof(*rtlpci->rx_ring[rx_queue_idx].desc) *
1098                        rtlpci->rxringcount);
1099
1100                 rtlpci->rx_ring[rx_queue_idx].idx = 0;
1101
1102                 /* If amsdu_8k is disabled, set buffersize to 4096. This
1103                  * change will reduce memory fragmentation.
1104                  */
1105                 if (rtlpci->rxbuffersize > 4096 &&
1106                     rtlpriv->rtlhal.disable_amsdu_8k)
1107                         rtlpci->rxbuffersize = 4096;
1108
1109                 for (i = 0; i < rtlpci->rxringcount; i++) {
1110                         struct sk_buff *skb =
1111                             dev_alloc_skb(rtlpci->rxbuffersize);
1112                         u32 bufferaddress;
1113                         if (!skb)
1114                                 return 0;
1115                         entry = &rtlpci->rx_ring[rx_queue_idx].desc[i];
1116
1117                         /*skb->dev = dev; */
1118
1119                         rtlpci->rx_ring[rx_queue_idx].rx_buf[i] = skb;
1120
1121                         /*
1122                          *just set skb->cb to mapping addr
1123                          *for pci_unmap_single use
1124                          */
1125                         *((dma_addr_t *) skb->cb) =
1126                             pci_map_single(rtlpci->pdev, skb_tail_pointer(skb),
1127                                            rtlpci->rxbuffersize,
1128                                            PCI_DMA_FROMDEVICE);
1129
1130                         bufferaddress = (*((dma_addr_t *)skb->cb));
1131                         rtlpriv->cfg->ops->set_desc((u8 *)entry, false,
1132                                                     HW_DESC_RXBUFF_ADDR,
1133                                                     (u8 *)&bufferaddress);
1134                         rtlpriv->cfg->ops->set_desc((u8 *)entry, false,
1135                                                     HW_DESC_RXPKT_LEN,
1136                                                     (u8 *)&rtlpci->
1137                                                     rxbuffersize);
1138                         rtlpriv->cfg->ops->set_desc((u8 *) entry, false,
1139                                                     HW_DESC_RXOWN,
1140                                                     (u8 *)&tmp_one);
1141                 }
1142
1143                 rtlpriv->cfg->ops->set_desc((u8 *) entry, false,
1144                                             HW_DESC_RXERO, (u8 *)&tmp_one);
1145         }
1146         return 0;
1147 }
1148
1149 static void _rtl_pci_free_tx_ring(struct ieee80211_hw *hw,
1150                 unsigned int prio)
1151 {
1152         struct rtl_priv *rtlpriv = rtl_priv(hw);
1153         struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1154         struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[prio];
1155
1156         while (skb_queue_len(&ring->queue)) {
1157                 struct rtl_tx_desc *entry = &ring->desc[ring->idx];
1158                 struct sk_buff *skb = __skb_dequeue(&ring->queue);
1159
1160                 pci_unmap_single(rtlpci->pdev,
1161                                  rtlpriv->cfg->
1162                                              ops->get_desc((u8 *) entry, true,
1163                                                    HW_DESC_TXBUFF_ADDR),
1164                                  skb->len, PCI_DMA_TODEVICE);
1165                 kfree_skb(skb);
1166                 ring->idx = (ring->idx + 1) % ring->entries;
1167         }
1168
1169         pci_free_consistent(rtlpci->pdev,
1170                             sizeof(*ring->desc) * ring->entries,
1171                             ring->desc, ring->dma);
1172         ring->desc = NULL;
1173 }
1174
1175 static void _rtl_pci_free_rx_ring(struct rtl_pci *rtlpci)
1176 {
1177         int i, rx_queue_idx;
1178
1179         /*rx_queue_idx 0:RX_MPDU_QUEUE */
1180         /*rx_queue_idx 1:RX_CMD_QUEUE */
1181         for (rx_queue_idx = 0; rx_queue_idx < RTL_PCI_MAX_RX_QUEUE;
1182              rx_queue_idx++) {
1183                 for (i = 0; i < rtlpci->rxringcount; i++) {
1184                         struct sk_buff *skb =
1185                             rtlpci->rx_ring[rx_queue_idx].rx_buf[i];
1186                         if (!skb)
1187                                 continue;
1188
1189                         pci_unmap_single(rtlpci->pdev,
1190                                          *((dma_addr_t *) skb->cb),
1191                                          rtlpci->rxbuffersize,
1192                                          PCI_DMA_FROMDEVICE);
1193                         kfree_skb(skb);
1194                 }
1195
1196                 pci_free_consistent(rtlpci->pdev,
1197                                     sizeof(*rtlpci->rx_ring[rx_queue_idx].
1198                                            desc) * rtlpci->rxringcount,
1199                                     rtlpci->rx_ring[rx_queue_idx].desc,
1200                                     rtlpci->rx_ring[rx_queue_idx].dma);
1201                 rtlpci->rx_ring[rx_queue_idx].desc = NULL;
1202         }
1203 }
1204
1205 static int _rtl_pci_init_trx_ring(struct ieee80211_hw *hw)
1206 {
1207         struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1208         int ret;
1209         int i;
1210
1211         ret = _rtl_pci_init_rx_ring(hw);
1212         if (ret)
1213                 return ret;
1214
1215         for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++) {
1216                 ret = _rtl_pci_init_tx_ring(hw, i,
1217                                  rtlpci->txringcount[i]);
1218                 if (ret)
1219                         goto err_free_rings;
1220         }
1221
1222         return 0;
1223
1224 err_free_rings:
1225         _rtl_pci_free_rx_ring(rtlpci);
1226
1227         for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++)
1228                 if (rtlpci->tx_ring[i].desc)
1229                         _rtl_pci_free_tx_ring(hw, i);
1230
1231         return 1;
1232 }
1233
1234 static int _rtl_pci_deinit_trx_ring(struct ieee80211_hw *hw)
1235 {
1236         struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1237         u32 i;
1238
1239         /*free rx rings */
1240         _rtl_pci_free_rx_ring(rtlpci);
1241
1242         /*free tx rings */
1243         for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++)
1244                 _rtl_pci_free_tx_ring(hw, i);
1245
1246         return 0;
1247 }
1248
1249 int rtl_pci_reset_trx_ring(struct ieee80211_hw *hw)
1250 {
1251         struct rtl_priv *rtlpriv = rtl_priv(hw);
1252         struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1253         int i, rx_queue_idx;
1254         unsigned long flags;
1255         u8 tmp_one = 1;
1256
1257         /*rx_queue_idx 0:RX_MPDU_QUEUE */
1258         /*rx_queue_idx 1:RX_CMD_QUEUE */
1259         for (rx_queue_idx = 0; rx_queue_idx < RTL_PCI_MAX_RX_QUEUE;
1260              rx_queue_idx++) {
1261                 /*
1262                  *force the rx_ring[RX_MPDU_QUEUE/
1263                  *RX_CMD_QUEUE].idx to the first one
1264                  */
1265                 if (rtlpci->rx_ring[rx_queue_idx].desc) {
1266                         struct rtl_rx_desc *entry = NULL;
1267
1268                         for (i = 0; i < rtlpci->rxringcount; i++) {
1269                                 entry = &rtlpci->rx_ring[rx_queue_idx].desc[i];
1270                                 rtlpriv->cfg->ops->set_desc((u8 *) entry,
1271                                                             false,
1272                                                             HW_DESC_RXOWN,
1273                                                             (u8 *)&tmp_one);
1274                         }
1275                         rtlpci->rx_ring[rx_queue_idx].idx = 0;
1276                 }
1277         }
1278
1279         /*
1280          *after reset, release previous pending packet,
1281          *and force the  tx idx to the first one
1282          */
1283         spin_lock_irqsave(&rtlpriv->locks.irq_th_lock, flags);
1284         for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++) {
1285                 if (rtlpci->tx_ring[i].desc) {
1286                         struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[i];
1287
1288                         while (skb_queue_len(&ring->queue)) {
1289                                 struct rtl_tx_desc *entry =
1290                                     &ring->desc[ring->idx];
1291                                 struct sk_buff *skb =
1292                                     __skb_dequeue(&ring->queue);
1293
1294                                 pci_unmap_single(rtlpci->pdev,
1295                                                  rtlpriv->cfg->ops->
1296                                                          get_desc((u8 *)
1297                                                          entry,
1298                                                          true,
1299                                                          HW_DESC_TXBUFF_ADDR),
1300                                                  skb->len, PCI_DMA_TODEVICE);
1301                                 kfree_skb(skb);
1302                                 ring->idx = (ring->idx + 1) % ring->entries;
1303                         }
1304                         ring->idx = 0;
1305                 }
1306         }
1307
1308         spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
1309
1310         return 0;
1311 }
1312
1313 static bool rtl_pci_tx_chk_waitq_insert(struct ieee80211_hw *hw,
1314                                         struct sk_buff *skb)
1315 {
1316         struct rtl_priv *rtlpriv = rtl_priv(hw);
1317         struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
1318         struct ieee80211_sta *sta = info->control.sta;
1319         struct rtl_sta_info *sta_entry = NULL;
1320         u8 tid = rtl_get_tid(skb);
1321
1322         if (!sta)
1323                 return false;
1324         sta_entry = (struct rtl_sta_info *)sta->drv_priv;
1325
1326         if (!rtlpriv->rtlhal.earlymode_enable)
1327                 return false;
1328         if (sta_entry->tids[tid].agg.agg_state != RTL_AGG_OPERATIONAL)
1329                 return false;
1330         if (_rtl_mac_to_hwqueue(hw, skb) > VO_QUEUE)
1331                 return false;
1332         if (tid > 7)
1333                 return false;
1334
1335         /* maybe every tid should be checked */
1336         if (!rtlpriv->link_info.higher_busytxtraffic[tid])
1337                 return false;
1338
1339         spin_lock_bh(&rtlpriv->locks.waitq_lock);
1340         skb_queue_tail(&rtlpriv->mac80211.skb_waitq[tid], skb);
1341         spin_unlock_bh(&rtlpriv->locks.waitq_lock);
1342
1343         return true;
1344 }
1345
1346 static int rtl_pci_tx(struct ieee80211_hw *hw, struct sk_buff *skb,
1347                 struct rtl_tcb_desc *ptcb_desc)
1348 {
1349         struct rtl_priv *rtlpriv = rtl_priv(hw);
1350         struct rtl_sta_info *sta_entry = NULL;
1351         struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
1352         struct ieee80211_sta *sta = info->control.sta;
1353         struct rtl8192_tx_ring *ring;
1354         struct rtl_tx_desc *pdesc;
1355         u8 idx;
1356         u8 hw_queue = _rtl_mac_to_hwqueue(hw, skb);
1357         unsigned long flags;
1358         struct ieee80211_hdr *hdr = rtl_get_hdr(skb);
1359         __le16 fc = rtl_get_fc(skb);
1360         u8 *pda_addr = hdr->addr1;
1361         struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1362         /*ssn */
1363         u8 tid = 0;
1364         u16 seq_number = 0;
1365         u8 own;
1366         u8 temp_one = 1;
1367
1368         if (ieee80211_is_auth(fc)) {
1369                 RT_TRACE(rtlpriv, COMP_SEND, DBG_DMESG, ("MAC80211_LINKING\n"));
1370                 rtl_ips_nic_on(hw);
1371         }
1372
1373         if (rtlpriv->psc.sw_ps_enabled) {
1374                 if (ieee80211_is_data(fc) && !ieee80211_is_nullfunc(fc) &&
1375                         !ieee80211_has_pm(fc))
1376                         hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_PM);
1377         }
1378
1379         rtl_action_proc(hw, skb, true);
1380
1381         if (is_multicast_ether_addr(pda_addr))
1382                 rtlpriv->stats.txbytesmulticast += skb->len;
1383         else if (is_broadcast_ether_addr(pda_addr))
1384                 rtlpriv->stats.txbytesbroadcast += skb->len;
1385         else
1386                 rtlpriv->stats.txbytesunicast += skb->len;
1387
1388         spin_lock_irqsave(&rtlpriv->locks.irq_th_lock, flags);
1389         ring = &rtlpci->tx_ring[hw_queue];
1390         if (hw_queue != BEACON_QUEUE)
1391                 idx = (ring->idx + skb_queue_len(&ring->queue)) %
1392                                 ring->entries;
1393         else
1394                 idx = 0;
1395
1396         pdesc = &ring->desc[idx];
1397         own = (u8) rtlpriv->cfg->ops->get_desc((u8 *) pdesc,
1398                         true, HW_DESC_OWN);
1399
1400         if ((own == 1) && (hw_queue != BEACON_QUEUE)) {
1401                 RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
1402                          ("No more TX desc@%d, ring->idx = %d,"
1403                           "idx = %d, skb_queue_len = 0x%d\n",
1404                           hw_queue, ring->idx, idx,
1405                           skb_queue_len(&ring->queue)));
1406
1407                 spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
1408                 return skb->len;
1409         }
1410
1411         if (ieee80211_is_data_qos(fc)) {
1412                 tid = rtl_get_tid(skb);
1413                 if (sta) {
1414                         sta_entry = (struct rtl_sta_info *)sta->drv_priv;
1415                         seq_number = (le16_to_cpu(hdr->seq_ctrl) &
1416                                       IEEE80211_SCTL_SEQ) >> 4;
1417                         seq_number += 1;
1418
1419                         if (!ieee80211_has_morefrags(hdr->frame_control))
1420                                 sta_entry->tids[tid].seq_number = seq_number;
1421                 }
1422         }
1423
1424         if (ieee80211_is_data(fc))
1425                 rtlpriv->cfg->ops->led_control(hw, LED_CTL_TX);
1426
1427         rtlpriv->cfg->ops->fill_tx_desc(hw, hdr, (u8 *)pdesc,
1428                         info, skb, hw_queue, ptcb_desc);
1429
1430         __skb_queue_tail(&ring->queue, skb);
1431
1432         rtlpriv->cfg->ops->set_desc((u8 *)pdesc, true,
1433                                     HW_DESC_OWN, (u8 *)&temp_one);
1434
1435
1436         if ((ring->entries - skb_queue_len(&ring->queue)) < 2 &&
1437             hw_queue != BEACON_QUEUE) {
1438
1439                 RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
1440                          ("less desc left, stop skb_queue@%d, "
1441                           "ring->idx = %d,"
1442                           "idx = %d, skb_queue_len = 0x%d\n",
1443                           hw_queue, ring->idx, idx,
1444                           skb_queue_len(&ring->queue)));
1445
1446                 ieee80211_stop_queue(hw, skb_get_queue_mapping(skb));
1447         }
1448
1449         spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
1450
1451         rtlpriv->cfg->ops->tx_polling(hw, hw_queue);
1452
1453         return 0;
1454 }
1455
1456 static void rtl_pci_flush(struct ieee80211_hw *hw, bool drop)
1457 {
1458         struct rtl_priv *rtlpriv = rtl_priv(hw);
1459         struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
1460         struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1461         u16 i = 0;
1462         int queue_id;
1463         struct rtl8192_tx_ring *ring;
1464
1465         for (queue_id = RTL_PCI_MAX_TX_QUEUE_COUNT - 1; queue_id >= 0;) {
1466                 u32 queue_len;
1467                 ring = &pcipriv->dev.tx_ring[queue_id];
1468                 queue_len = skb_queue_len(&ring->queue);
1469                 if (queue_len == 0 || queue_id == BEACON_QUEUE ||
1470                         queue_id == TXCMD_QUEUE) {
1471                         queue_id--;
1472                         continue;
1473                 } else {
1474                         msleep(20);
1475                         i++;
1476                 }
1477
1478                 /* we just wait 1s for all queues */
1479                 if (rtlpriv->psc.rfpwr_state == ERFOFF ||
1480                         is_hal_stop(rtlhal) || i >= 200)
1481                         return;
1482         }
1483 }
1484
1485 static void rtl_pci_deinit(struct ieee80211_hw *hw)
1486 {
1487         struct rtl_priv *rtlpriv = rtl_priv(hw);
1488         struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1489
1490         _rtl_pci_deinit_trx_ring(hw);
1491
1492         synchronize_irq(rtlpci->pdev->irq);
1493         tasklet_kill(&rtlpriv->works.irq_tasklet);
1494         tasklet_kill(&rtlpriv->works.ips_leave_tasklet);
1495
1496         flush_workqueue(rtlpriv->works.rtl_wq);
1497         destroy_workqueue(rtlpriv->works.rtl_wq);
1498
1499 }
1500
1501 static int rtl_pci_init(struct ieee80211_hw *hw, struct pci_dev *pdev)
1502 {
1503         struct rtl_priv *rtlpriv = rtl_priv(hw);
1504         int err;
1505
1506         _rtl_pci_init_struct(hw, pdev);
1507
1508         err = _rtl_pci_init_trx_ring(hw);
1509         if (err) {
1510                 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
1511                          ("tx ring initialization failed"));
1512                 return err;
1513         }
1514
1515         return 1;
1516 }
1517
1518 static int rtl_pci_start(struct ieee80211_hw *hw)
1519 {
1520         struct rtl_priv *rtlpriv = rtl_priv(hw);
1521         struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1522         struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1523         struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
1524
1525         int err;
1526
1527         rtl_pci_reset_trx_ring(hw);
1528
1529         rtlpci->driver_is_goingto_unload = false;
1530         err = rtlpriv->cfg->ops->hw_init(hw);
1531         if (err) {
1532                 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
1533                          ("Failed to config hardware!\n"));
1534                 return err;
1535         }
1536
1537         rtlpriv->cfg->ops->enable_interrupt(hw);
1538         RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, ("enable_interrupt OK\n"));
1539
1540         rtl_init_rx_config(hw);
1541
1542         /*should after adapter start and interrupt enable. */
1543         set_hal_start(rtlhal);
1544
1545         RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
1546
1547         rtlpci->up_first_time = false;
1548
1549         RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, ("OK\n"));
1550         return 0;
1551 }
1552
1553 static void rtl_pci_stop(struct ieee80211_hw *hw)
1554 {
1555         struct rtl_priv *rtlpriv = rtl_priv(hw);
1556         struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1557         struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
1558         struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1559         unsigned long flags;
1560         u8 RFInProgressTimeOut = 0;
1561
1562         /*
1563          *should before disable interrrupt&adapter
1564          *and will do it immediately.
1565          */
1566         set_hal_stop(rtlhal);
1567
1568         rtlpriv->cfg->ops->disable_interrupt(hw);
1569         tasklet_kill(&rtlpriv->works.ips_leave_tasklet);
1570
1571         spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
1572         while (ppsc->rfchange_inprogress) {
1573                 spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flags);
1574                 if (RFInProgressTimeOut > 100) {
1575                         spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
1576                         break;
1577                 }
1578                 mdelay(1);
1579                 RFInProgressTimeOut++;
1580                 spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
1581         }
1582         ppsc->rfchange_inprogress = true;
1583         spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flags);
1584
1585         rtlpci->driver_is_goingto_unload = true;
1586         rtlpriv->cfg->ops->hw_disable(hw);
1587         rtlpriv->cfg->ops->led_control(hw, LED_CTL_POWER_OFF);
1588
1589         spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
1590         ppsc->rfchange_inprogress = false;
1591         spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flags);
1592
1593         rtl_pci_enable_aspm(hw);
1594 }
1595
1596 static bool _rtl_pci_find_adapter(struct pci_dev *pdev,
1597                 struct ieee80211_hw *hw)
1598 {
1599         struct rtl_priv *rtlpriv = rtl_priv(hw);
1600         struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
1601         struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1602         struct pci_dev *bridge_pdev = pdev->bus->self;
1603         u16 venderid;
1604         u16 deviceid;
1605         u8 revisionid;
1606         u16 irqline;
1607         u8 tmp;
1608
1609         pcipriv->ndis_adapter.pcibridge_vendor = PCI_BRIDGE_VENDOR_UNKNOWN;
1610         venderid = pdev->vendor;
1611         deviceid = pdev->device;
1612         pci_read_config_byte(pdev, 0x8, &revisionid);
1613         pci_read_config_word(pdev, 0x3C, &irqline);
1614
1615         if (deviceid == RTL_PCI_8192_DID ||
1616             deviceid == RTL_PCI_0044_DID ||
1617             deviceid == RTL_PCI_0047_DID ||
1618             deviceid == RTL_PCI_8192SE_DID ||
1619             deviceid == RTL_PCI_8174_DID ||
1620             deviceid == RTL_PCI_8173_DID ||
1621             deviceid == RTL_PCI_8172_DID ||
1622             deviceid == RTL_PCI_8171_DID) {
1623                 switch (revisionid) {
1624                 case RTL_PCI_REVISION_ID_8192PCIE:
1625                         RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
1626                                  ("8192 PCI-E is found - "
1627                                   "vid/did=%x/%x\n", venderid, deviceid));
1628                         rtlhal->hw_type = HARDWARE_TYPE_RTL8192E;
1629                         break;
1630                 case RTL_PCI_REVISION_ID_8192SE:
1631                         RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
1632                                  ("8192SE is found - "
1633                                   "vid/did=%x/%x\n", venderid, deviceid));
1634                         rtlhal->hw_type = HARDWARE_TYPE_RTL8192SE;
1635                         break;
1636                 default:
1637                         RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
1638                                  ("Err: Unknown device - "
1639                                   "vid/did=%x/%x\n", venderid, deviceid));
1640                         rtlhal->hw_type = HARDWARE_TYPE_RTL8192SE;
1641                         break;
1642
1643                 }
1644         } else if (deviceid == RTL_PCI_8192CET_DID ||
1645                    deviceid == RTL_PCI_8192CE_DID ||
1646                    deviceid == RTL_PCI_8191CE_DID ||
1647                    deviceid == RTL_PCI_8188CE_DID) {
1648                 rtlhal->hw_type = HARDWARE_TYPE_RTL8192CE;
1649                 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
1650                          ("8192C PCI-E is found - "
1651                           "vid/did=%x/%x\n", venderid, deviceid));
1652         } else if (deviceid == RTL_PCI_8192DE_DID ||
1653                    deviceid == RTL_PCI_8192DE_DID2) {
1654                 rtlhal->hw_type = HARDWARE_TYPE_RTL8192DE;
1655                 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
1656                          ("8192D PCI-E is found - "
1657                           "vid/did=%x/%x\n", venderid, deviceid));
1658         } else {
1659                 RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
1660                          ("Err: Unknown device -"
1661                           " vid/did=%x/%x\n", venderid, deviceid));
1662
1663                 rtlhal->hw_type = RTL_DEFAULT_HARDWARE_TYPE;
1664         }
1665
1666         if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192DE) {
1667                 if (revisionid == 0 || revisionid == 1) {
1668                         if (revisionid == 0) {
1669                                 RT_TRACE(rtlpriv, COMP_INIT,
1670                                          DBG_LOUD, ("Find 92DE MAC0.\n"));
1671                                 rtlhal->interfaceindex = 0;
1672                         } else if (revisionid == 1) {
1673                                 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
1674                                         ("Find 92DE MAC1.\n"));
1675                                 rtlhal->interfaceindex = 1;
1676                         }
1677                 } else {
1678                         RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
1679                                 ("Unknown device - "
1680                                 "VendorID/DeviceID=%x/%x, Revision=%x\n",
1681                                 venderid, deviceid, revisionid));
1682                         rtlhal->interfaceindex = 0;
1683                 }
1684         }
1685         /*find bus info */
1686         pcipriv->ndis_adapter.busnumber = pdev->bus->number;
1687         pcipriv->ndis_adapter.devnumber = PCI_SLOT(pdev->devfn);
1688         pcipriv->ndis_adapter.funcnumber = PCI_FUNC(pdev->devfn);
1689
1690         /*find bridge info */
1691         pcipriv->ndis_adapter.pcibridge_vendorid = bridge_pdev->vendor;
1692         for (tmp = 0; tmp < PCI_BRIDGE_VENDOR_MAX; tmp++) {
1693                 if (bridge_pdev->vendor == pcibridge_vendors[tmp]) {
1694                         pcipriv->ndis_adapter.pcibridge_vendor = tmp;
1695                         RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
1696                                  ("Pci Bridge Vendor is found index: %d\n",
1697                                   tmp));
1698                         break;
1699                 }
1700         }
1701
1702         if (pcipriv->ndis_adapter.pcibridge_vendor !=
1703                 PCI_BRIDGE_VENDOR_UNKNOWN) {
1704                 pcipriv->ndis_adapter.pcibridge_busnum =
1705                     bridge_pdev->bus->number;
1706                 pcipriv->ndis_adapter.pcibridge_devnum =
1707                     PCI_SLOT(bridge_pdev->devfn);
1708                 pcipriv->ndis_adapter.pcibridge_funcnum =
1709                     PCI_FUNC(bridge_pdev->devfn);
1710                 pcipriv->ndis_adapter.pcicfg_addrport =
1711                     (pcipriv->ndis_adapter.pcibridge_busnum << 16) |
1712                     (pcipriv->ndis_adapter.pcibridge_devnum << 11) |
1713                     (pcipriv->ndis_adapter.pcibridge_funcnum << 8) | (1 << 31);
1714                 pcipriv->ndis_adapter.pcibridge_pciehdr_offset =
1715                     pci_pcie_cap(bridge_pdev);
1716                 pcipriv->ndis_adapter.num4bytes =
1717                     (pcipriv->ndis_adapter.pcibridge_pciehdr_offset + 0x10) / 4;
1718
1719                 rtl_pci_get_linkcontrol_field(hw);
1720
1721                 if (pcipriv->ndis_adapter.pcibridge_vendor ==
1722                     PCI_BRIDGE_VENDOR_AMD) {
1723                         pcipriv->ndis_adapter.amd_l1_patch =
1724                             rtl_pci_get_amd_l1_patch(hw);
1725                 }
1726         }
1727
1728         RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
1729                  ("pcidev busnumber:devnumber:funcnumber:"
1730                   "vendor:link_ctl %d:%d:%d:%x:%x\n",
1731                   pcipriv->ndis_adapter.busnumber,
1732                   pcipriv->ndis_adapter.devnumber,
1733                   pcipriv->ndis_adapter.funcnumber,
1734                   pdev->vendor, pcipriv->ndis_adapter.linkctrl_reg));
1735
1736         RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
1737                  ("pci_bridge busnumber:devnumber:funcnumber:vendor:"
1738                   "pcie_cap:link_ctl_reg:amd %d:%d:%d:%x:%x:%x:%x\n",
1739                   pcipriv->ndis_adapter.pcibridge_busnum,
1740                   pcipriv->ndis_adapter.pcibridge_devnum,
1741                   pcipriv->ndis_adapter.pcibridge_funcnum,
1742                   pcibridge_vendors[pcipriv->ndis_adapter.pcibridge_vendor],
1743                   pcipriv->ndis_adapter.pcibridge_pciehdr_offset,
1744                   pcipriv->ndis_adapter.pcibridge_linkctrlreg,
1745                   pcipriv->ndis_adapter.amd_l1_patch));
1746
1747         rtl_pci_parse_configuration(pdev, hw);
1748
1749         return true;
1750 }
1751
1752 int __devinit rtl_pci_probe(struct pci_dev *pdev,
1753                             const struct pci_device_id *id)
1754 {
1755         struct ieee80211_hw *hw = NULL;
1756
1757         struct rtl_priv *rtlpriv = NULL;
1758         struct rtl_pci_priv *pcipriv = NULL;
1759         struct rtl_pci *rtlpci;
1760         unsigned long pmem_start, pmem_len, pmem_flags;
1761         int err;
1762
1763         err = pci_enable_device(pdev);
1764         if (err) {
1765                 RT_ASSERT(false,
1766                           ("%s : Cannot enable new PCI device\n",
1767                            pci_name(pdev)));
1768                 return err;
1769         }
1770
1771         if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(32))) {
1772                 if (pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32))) {
1773                         RT_ASSERT(false, ("Unable to obtain 32bit DMA "
1774                                           "for consistent allocations\n"));
1775                         pci_disable_device(pdev);
1776                         return -ENOMEM;
1777                 }
1778         }
1779
1780         pci_set_master(pdev);
1781
1782         hw = ieee80211_alloc_hw(sizeof(struct rtl_pci_priv) +
1783                                 sizeof(struct rtl_priv), &rtl_ops);
1784         if (!hw) {
1785                 RT_ASSERT(false,
1786                           ("%s : ieee80211 alloc failed\n", pci_name(pdev)));
1787                 err = -ENOMEM;
1788                 goto fail1;
1789         }
1790
1791         SET_IEEE80211_DEV(hw, &pdev->dev);
1792         pci_set_drvdata(pdev, hw);
1793
1794         rtlpriv = hw->priv;
1795         pcipriv = (void *)rtlpriv->priv;
1796         pcipriv->dev.pdev = pdev;
1797
1798         /* init cfg & intf_ops */
1799         rtlpriv->rtlhal.interface = INTF_PCI;
1800         rtlpriv->cfg = (struct rtl_hal_cfg *)(id->driver_data);
1801         rtlpriv->intf_ops = &rtl_pci_ops;
1802
1803         /*
1804          *init dbgp flags before all
1805          *other functions, because we will
1806          *use it in other funtions like
1807          *RT_TRACE/RT_PRINT/RTL_PRINT_DATA
1808          *you can not use these macro
1809          *before this
1810          */
1811         rtl_dbgp_flag_init(hw);
1812
1813         /* MEM map */
1814         err = pci_request_regions(pdev, KBUILD_MODNAME);
1815         if (err) {
1816                 RT_ASSERT(false, ("Can't obtain PCI resources\n"));
1817                 return err;
1818         }
1819
1820         pmem_start = pci_resource_start(pdev, rtlpriv->cfg->bar_id);
1821         pmem_len = pci_resource_len(pdev, rtlpriv->cfg->bar_id);
1822         pmem_flags = pci_resource_flags(pdev, rtlpriv->cfg->bar_id);
1823
1824         /*shared mem start */
1825         rtlpriv->io.pci_mem_start =
1826                         (unsigned long)pci_iomap(pdev,
1827                         rtlpriv->cfg->bar_id, pmem_len);
1828         if (rtlpriv->io.pci_mem_start == 0) {
1829                 RT_ASSERT(false, ("Can't map PCI mem\n"));
1830                 goto fail2;
1831         }
1832
1833         RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
1834                  ("mem mapped space: start: 0x%08lx len:%08lx "
1835                   "flags:%08lx, after map:0x%08lx\n",
1836                   pmem_start, pmem_len, pmem_flags,
1837                   rtlpriv->io.pci_mem_start));
1838
1839         /* Disable Clk Request */
1840         pci_write_config_byte(pdev, 0x81, 0);
1841         /* leave D3 mode */
1842         pci_write_config_byte(pdev, 0x44, 0);
1843         pci_write_config_byte(pdev, 0x04, 0x06);
1844         pci_write_config_byte(pdev, 0x04, 0x07);
1845
1846         /* find adapter */
1847         _rtl_pci_find_adapter(pdev, hw);
1848
1849         /* Init IO handler */
1850         _rtl_pci_io_handler_init(&pdev->dev, hw);
1851
1852         /*like read eeprom and so on */
1853         rtlpriv->cfg->ops->read_eeprom_info(hw);
1854
1855         if (rtlpriv->cfg->ops->init_sw_vars(hw)) {
1856                 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
1857                          ("Can't init_sw_vars.\n"));
1858                 goto fail3;
1859         }
1860
1861         rtlpriv->cfg->ops->init_sw_leds(hw);
1862
1863         /*aspm */
1864         rtl_pci_init_aspm(hw);
1865
1866         /* Init mac80211 sw */
1867         err = rtl_init_core(hw);
1868         if (err) {
1869                 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
1870                          ("Can't allocate sw for mac80211.\n"));
1871                 goto fail3;
1872         }
1873
1874         /* Init PCI sw */
1875         err = !rtl_pci_init(hw, pdev);
1876         if (err) {
1877                 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
1878                          ("Failed to init PCI.\n"));
1879                 goto fail3;
1880         }
1881
1882         err = ieee80211_register_hw(hw);
1883         if (err) {
1884                 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
1885                          ("Can't register mac80211 hw.\n"));
1886                 goto fail3;
1887         } else {
1888                 rtlpriv->mac80211.mac80211_registered = 1;
1889         }
1890
1891         err = sysfs_create_group(&pdev->dev.kobj, &rtl_attribute_group);
1892         if (err) {
1893                 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
1894                          ("failed to create sysfs device attributes\n"));
1895                 goto fail3;
1896         }
1897
1898         /*init rfkill */
1899         rtl_init_rfkill(hw);
1900
1901         rtlpci = rtl_pcidev(pcipriv);
1902         err = request_irq(rtlpci->pdev->irq, &_rtl_pci_interrupt,
1903                           IRQF_SHARED, KBUILD_MODNAME, hw);
1904         if (err) {
1905                 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
1906                          ("%s: failed to register IRQ handler\n",
1907                           wiphy_name(hw->wiphy)));
1908                 goto fail3;
1909         } else {
1910                 rtlpci->irq_alloc = 1;
1911         }
1912
1913         set_bit(RTL_STATUS_INTERFACE_START, &rtlpriv->status);
1914         return 0;
1915
1916 fail3:
1917         pci_set_drvdata(pdev, NULL);
1918         rtl_deinit_core(hw);
1919         _rtl_pci_io_handler_release(hw);
1920         ieee80211_free_hw(hw);
1921
1922         if (rtlpriv->io.pci_mem_start != 0)
1923                 pci_iounmap(pdev, (void __iomem *)rtlpriv->io.pci_mem_start);
1924
1925 fail2:
1926         pci_release_regions(pdev);
1927
1928 fail1:
1929
1930         pci_disable_device(pdev);
1931
1932         return -ENODEV;
1933
1934 }
1935 EXPORT_SYMBOL(rtl_pci_probe);
1936
1937 void rtl_pci_disconnect(struct pci_dev *pdev)
1938 {
1939         struct ieee80211_hw *hw = pci_get_drvdata(pdev);
1940         struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
1941         struct rtl_priv *rtlpriv = rtl_priv(hw);
1942         struct rtl_pci *rtlpci = rtl_pcidev(pcipriv);
1943         struct rtl_mac *rtlmac = rtl_mac(rtlpriv);
1944
1945         clear_bit(RTL_STATUS_INTERFACE_START, &rtlpriv->status);
1946
1947         sysfs_remove_group(&pdev->dev.kobj, &rtl_attribute_group);
1948
1949         /*ieee80211_unregister_hw will call ops_stop */
1950         if (rtlmac->mac80211_registered == 1) {
1951                 ieee80211_unregister_hw(hw);
1952                 rtlmac->mac80211_registered = 0;
1953         } else {
1954                 rtl_deinit_deferred_work(hw);
1955                 rtlpriv->intf_ops->adapter_stop(hw);
1956         }
1957
1958         /*deinit rfkill */
1959         rtl_deinit_rfkill(hw);
1960
1961         rtl_pci_deinit(hw);
1962         rtl_deinit_core(hw);
1963         _rtl_pci_io_handler_release(hw);
1964         rtlpriv->cfg->ops->deinit_sw_vars(hw);
1965
1966         if (rtlpci->irq_alloc) {
1967                 free_irq(rtlpci->pdev->irq, hw);
1968                 rtlpci->irq_alloc = 0;
1969         }
1970
1971         if (rtlpriv->io.pci_mem_start != 0) {
1972                 pci_iounmap(pdev, (void __iomem *)rtlpriv->io.pci_mem_start);
1973                 pci_release_regions(pdev);
1974         }
1975
1976         pci_disable_device(pdev);
1977
1978         rtl_pci_disable_aspm(hw);
1979
1980         pci_set_drvdata(pdev, NULL);
1981
1982         ieee80211_free_hw(hw);
1983 }
1984 EXPORT_SYMBOL(rtl_pci_disconnect);
1985
1986 /***************************************
1987 kernel pci power state define:
1988 PCI_D0         ((pci_power_t __force) 0)
1989 PCI_D1         ((pci_power_t __force) 1)
1990 PCI_D2         ((pci_power_t __force) 2)
1991 PCI_D3hot      ((pci_power_t __force) 3)
1992 PCI_D3cold     ((pci_power_t __force) 4)
1993 PCI_UNKNOWN    ((pci_power_t __force) 5)
1994
1995 This function is called when system
1996 goes into suspend state mac80211 will
1997 call rtl_mac_stop() from the mac80211
1998 suspend function first, So there is
1999 no need to call hw_disable here.
2000 ****************************************/
2001 int rtl_pci_suspend(struct pci_dev *pdev, pm_message_t state)
2002 {
2003         struct ieee80211_hw *hw = pci_get_drvdata(pdev);
2004         struct rtl_priv *rtlpriv = rtl_priv(hw);
2005
2006         rtlpriv->cfg->ops->hw_suspend(hw);
2007         rtl_deinit_rfkill(hw);
2008
2009         pci_save_state(pdev);
2010         pci_disable_device(pdev);
2011         pci_set_power_state(pdev, PCI_D3hot);
2012         return 0;
2013 }
2014 EXPORT_SYMBOL(rtl_pci_suspend);
2015
2016 int rtl_pci_resume(struct pci_dev *pdev)
2017 {
2018         int ret;
2019         struct ieee80211_hw *hw = pci_get_drvdata(pdev);
2020         struct rtl_priv *rtlpriv = rtl_priv(hw);
2021
2022         pci_set_power_state(pdev, PCI_D0);
2023         ret = pci_enable_device(pdev);
2024         if (ret) {
2025                 RT_ASSERT(false, ("ERR: <======\n"));
2026                 return ret;
2027         }
2028
2029         pci_restore_state(pdev);
2030
2031         rtlpriv->cfg->ops->hw_resume(hw);
2032         rtl_init_rfkill(hw);
2033         return 0;
2034 }
2035 EXPORT_SYMBOL(rtl_pci_resume);
2036
2037 struct rtl_intf_ops rtl_pci_ops = {
2038         .read_efuse_byte = read_efuse_byte,
2039         .adapter_start = rtl_pci_start,
2040         .adapter_stop = rtl_pci_stop,
2041         .adapter_tx = rtl_pci_tx,
2042         .flush = rtl_pci_flush,
2043         .reset_trx_ring = rtl_pci_reset_trx_ring,
2044         .waitq_insert = rtl_pci_tx_chk_waitq_insert,
2045
2046         .disable_aspm = rtl_pci_disable_aspm,
2047         .enable_aspm = rtl_pci_enable_aspm,
2048 };