]> Pileus Git - ~andy/linux/blob - drivers/net/ethernet/broadcom/bnx2x/bnx2x_hsi.h
bnx2x: Change MDIO clock settings
[~andy/linux] / drivers / net / ethernet / broadcom / bnx2x / bnx2x_hsi.h
1 /* bnx2x_hsi.h: Broadcom Everest network driver.
2  *
3  * Copyright (c) 2007-2012 Broadcom Corporation
4  *
5  * This program is free software; you can redistribute it and/or modify
6  * it under the terms of the GNU General Public License as published by
7  * the Free Software Foundation.
8  */
9 #ifndef BNX2X_HSI_H
10 #define BNX2X_HSI_H
11
12 #include "bnx2x_fw_defs.h"
13 #include "bnx2x_mfw_req.h"
14
15 #define FW_ENCODE_32BIT_PATTERN         0x1e1e1e1e
16
17 struct license_key {
18         u32 reserved[6];
19
20         u32 max_iscsi_conn;
21 #define BNX2X_MAX_ISCSI_TRGT_CONN_MASK  0xFFFF
22 #define BNX2X_MAX_ISCSI_TRGT_CONN_SHIFT 0
23 #define BNX2X_MAX_ISCSI_INIT_CONN_MASK  0xFFFF0000
24 #define BNX2X_MAX_ISCSI_INIT_CONN_SHIFT 16
25
26         u32 reserved_a;
27
28         u32 max_fcoe_conn;
29 #define BNX2X_MAX_FCOE_TRGT_CONN_MASK   0xFFFF
30 #define BNX2X_MAX_FCOE_TRGT_CONN_SHIFT  0
31 #define BNX2X_MAX_FCOE_INIT_CONN_MASK   0xFFFF0000
32 #define BNX2X_MAX_FCOE_INIT_CONN_SHIFT  16
33
34         u32 reserved_b[4];
35 };
36
37 /****************************************************************************
38  * Shared HW configuration                                                  *
39  ****************************************************************************/
40 #define PIN_CFG_NA                          0x00000000
41 #define PIN_CFG_GPIO0_P0                    0x00000001
42 #define PIN_CFG_GPIO1_P0                    0x00000002
43 #define PIN_CFG_GPIO2_P0                    0x00000003
44 #define PIN_CFG_GPIO3_P0                    0x00000004
45 #define PIN_CFG_GPIO0_P1                    0x00000005
46 #define PIN_CFG_GPIO1_P1                    0x00000006
47 #define PIN_CFG_GPIO2_P1                    0x00000007
48 #define PIN_CFG_GPIO3_P1                    0x00000008
49 #define PIN_CFG_EPIO0                       0x00000009
50 #define PIN_CFG_EPIO1                       0x0000000a
51 #define PIN_CFG_EPIO2                       0x0000000b
52 #define PIN_CFG_EPIO3                       0x0000000c
53 #define PIN_CFG_EPIO4                       0x0000000d
54 #define PIN_CFG_EPIO5                       0x0000000e
55 #define PIN_CFG_EPIO6                       0x0000000f
56 #define PIN_CFG_EPIO7                       0x00000010
57 #define PIN_CFG_EPIO8                       0x00000011
58 #define PIN_CFG_EPIO9                       0x00000012
59 #define PIN_CFG_EPIO10                      0x00000013
60 #define PIN_CFG_EPIO11                      0x00000014
61 #define PIN_CFG_EPIO12                      0x00000015
62 #define PIN_CFG_EPIO13                      0x00000016
63 #define PIN_CFG_EPIO14                      0x00000017
64 #define PIN_CFG_EPIO15                      0x00000018
65 #define PIN_CFG_EPIO16                      0x00000019
66 #define PIN_CFG_EPIO17                      0x0000001a
67 #define PIN_CFG_EPIO18                      0x0000001b
68 #define PIN_CFG_EPIO19                      0x0000001c
69 #define PIN_CFG_EPIO20                      0x0000001d
70 #define PIN_CFG_EPIO21                      0x0000001e
71 #define PIN_CFG_EPIO22                      0x0000001f
72 #define PIN_CFG_EPIO23                      0x00000020
73 #define PIN_CFG_EPIO24                      0x00000021
74 #define PIN_CFG_EPIO25                      0x00000022
75 #define PIN_CFG_EPIO26                      0x00000023
76 #define PIN_CFG_EPIO27                      0x00000024
77 #define PIN_CFG_EPIO28                      0x00000025
78 #define PIN_CFG_EPIO29                      0x00000026
79 #define PIN_CFG_EPIO30                      0x00000027
80 #define PIN_CFG_EPIO31                      0x00000028
81
82 /* EPIO definition */
83 #define EPIO_CFG_NA                         0x00000000
84 #define EPIO_CFG_EPIO0                      0x00000001
85 #define EPIO_CFG_EPIO1                      0x00000002
86 #define EPIO_CFG_EPIO2                      0x00000003
87 #define EPIO_CFG_EPIO3                      0x00000004
88 #define EPIO_CFG_EPIO4                      0x00000005
89 #define EPIO_CFG_EPIO5                      0x00000006
90 #define EPIO_CFG_EPIO6                      0x00000007
91 #define EPIO_CFG_EPIO7                      0x00000008
92 #define EPIO_CFG_EPIO8                      0x00000009
93 #define EPIO_CFG_EPIO9                      0x0000000a
94 #define EPIO_CFG_EPIO10                     0x0000000b
95 #define EPIO_CFG_EPIO11                     0x0000000c
96 #define EPIO_CFG_EPIO12                     0x0000000d
97 #define EPIO_CFG_EPIO13                     0x0000000e
98 #define EPIO_CFG_EPIO14                     0x0000000f
99 #define EPIO_CFG_EPIO15                     0x00000010
100 #define EPIO_CFG_EPIO16                     0x00000011
101 #define EPIO_CFG_EPIO17                     0x00000012
102 #define EPIO_CFG_EPIO18                     0x00000013
103 #define EPIO_CFG_EPIO19                     0x00000014
104 #define EPIO_CFG_EPIO20                     0x00000015
105 #define EPIO_CFG_EPIO21                     0x00000016
106 #define EPIO_CFG_EPIO22                     0x00000017
107 #define EPIO_CFG_EPIO23                     0x00000018
108 #define EPIO_CFG_EPIO24                     0x00000019
109 #define EPIO_CFG_EPIO25                     0x0000001a
110 #define EPIO_CFG_EPIO26                     0x0000001b
111 #define EPIO_CFG_EPIO27                     0x0000001c
112 #define EPIO_CFG_EPIO28                     0x0000001d
113 #define EPIO_CFG_EPIO29                     0x0000001e
114 #define EPIO_CFG_EPIO30                     0x0000001f
115 #define EPIO_CFG_EPIO31                     0x00000020
116
117
118 struct shared_hw_cfg {                   /* NVRAM Offset */
119         /* Up to 16 bytes of NULL-terminated string */
120         u8  part_num[16];                   /* 0x104 */
121
122         u32 config;                     /* 0x114 */
123         #define SHARED_HW_CFG_MDIO_VOLTAGE_MASK             0x00000001
124                 #define SHARED_HW_CFG_MDIO_VOLTAGE_SHIFT             0
125                 #define SHARED_HW_CFG_MDIO_VOLTAGE_1_2V              0x00000000
126                 #define SHARED_HW_CFG_MDIO_VOLTAGE_2_5V              0x00000001
127         #define SHARED_HW_CFG_MCP_RST_ON_CORE_RST_EN        0x00000002
128
129         #define SHARED_HW_CFG_PORT_SWAP                     0x00000004
130
131         #define SHARED_HW_CFG_BEACON_WOL_EN                 0x00000008
132
133         #define SHARED_HW_CFG_PCIE_GEN3_DISABLED            0x00000000
134         #define SHARED_HW_CFG_PCIE_GEN3_ENABLED             0x00000010
135
136         #define SHARED_HW_CFG_MFW_SELECT_MASK               0x00000700
137                 #define SHARED_HW_CFG_MFW_SELECT_SHIFT               8
138         /* Whatever MFW found in NVM
139            (if multiple found, priority order is: NC-SI, UMP, IPMI) */
140                 #define SHARED_HW_CFG_MFW_SELECT_DEFAULT             0x00000000
141                 #define SHARED_HW_CFG_MFW_SELECT_NC_SI               0x00000100
142                 #define SHARED_HW_CFG_MFW_SELECT_UMP                 0x00000200
143                 #define SHARED_HW_CFG_MFW_SELECT_IPMI                0x00000300
144         /* Use SPIO4 as an arbiter between: 0-NC_SI, 1-IPMI
145           (can only be used when an add-in board, not BMC, pulls-down SPIO4) */
146                 #define SHARED_HW_CFG_MFW_SELECT_SPIO4_NC_SI_IPMI    0x00000400
147         /* Use SPIO4 as an arbiter between: 0-UMP, 1-IPMI
148           (can only be used when an add-in board, not BMC, pulls-down SPIO4) */
149                 #define SHARED_HW_CFG_MFW_SELECT_SPIO4_UMP_IPMI      0x00000500
150         /* Use SPIO4 as an arbiter between: 0-NC-SI, 1-UMP
151           (can only be used when an add-in board, not BMC, pulls-down SPIO4) */
152                 #define SHARED_HW_CFG_MFW_SELECT_SPIO4_NC_SI_UMP     0x00000600
153
154         #define SHARED_HW_CFG_LED_MODE_MASK                 0x000f0000
155                 #define SHARED_HW_CFG_LED_MODE_SHIFT                 16
156                 #define SHARED_HW_CFG_LED_MAC1                       0x00000000
157                 #define SHARED_HW_CFG_LED_PHY1                       0x00010000
158                 #define SHARED_HW_CFG_LED_PHY2                       0x00020000
159                 #define SHARED_HW_CFG_LED_PHY3                       0x00030000
160                 #define SHARED_HW_CFG_LED_MAC2                       0x00040000
161                 #define SHARED_HW_CFG_LED_PHY4                       0x00050000
162                 #define SHARED_HW_CFG_LED_PHY5                       0x00060000
163                 #define SHARED_HW_CFG_LED_PHY6                       0x00070000
164                 #define SHARED_HW_CFG_LED_MAC3                       0x00080000
165                 #define SHARED_HW_CFG_LED_PHY7                       0x00090000
166                 #define SHARED_HW_CFG_LED_PHY9                       0x000a0000
167                 #define SHARED_HW_CFG_LED_PHY11                      0x000b0000
168                 #define SHARED_HW_CFG_LED_MAC4                       0x000c0000
169                 #define SHARED_HW_CFG_LED_PHY8                       0x000d0000
170                 #define SHARED_HW_CFG_LED_EXTPHY1                    0x000e0000
171
172
173         #define SHARED_HW_CFG_AN_ENABLE_MASK                0x3f000000
174                 #define SHARED_HW_CFG_AN_ENABLE_SHIFT                24
175                 #define SHARED_HW_CFG_AN_ENABLE_CL37                 0x01000000
176                 #define SHARED_HW_CFG_AN_ENABLE_CL73                 0x02000000
177                 #define SHARED_HW_CFG_AN_ENABLE_BAM                  0x04000000
178                 #define SHARED_HW_CFG_AN_ENABLE_PARALLEL_DETECTION   0x08000000
179                 #define SHARED_HW_CFG_AN_EN_SGMII_FIBER_AUTO_DETECT  0x10000000
180                 #define SHARED_HW_CFG_AN_ENABLE_REMOTE_PHY           0x20000000
181
182         #define SHARED_HW_CFG_SRIOV_MASK                    0x40000000
183                 #define SHARED_HW_CFG_SRIOV_DISABLED                 0x00000000
184                 #define SHARED_HW_CFG_SRIOV_ENABLED                  0x40000000
185
186         #define SHARED_HW_CFG_ATC_MASK                      0x80000000
187                 #define SHARED_HW_CFG_ATC_DISABLED                   0x00000000
188                 #define SHARED_HW_CFG_ATC_ENABLED                    0x80000000
189
190         u32 config2;                        /* 0x118 */
191         /* one time auto detect grace period (in sec) */
192         #define SHARED_HW_CFG_GRACE_PERIOD_MASK             0x000000ff
193         #define SHARED_HW_CFG_GRACE_PERIOD_SHIFT                     0
194
195         #define SHARED_HW_CFG_PCIE_GEN2_ENABLED             0x00000100
196         #define SHARED_HW_CFG_PCIE_GEN2_DISABLED            0x00000000
197
198         /* The default value for the core clock is 250MHz and it is
199            achieved by setting the clock change to 4 */
200         #define SHARED_HW_CFG_CLOCK_CHANGE_MASK             0x00000e00
201         #define SHARED_HW_CFG_CLOCK_CHANGE_SHIFT                     9
202
203         #define SHARED_HW_CFG_SMBUS_TIMING_MASK             0x00001000
204                 #define SHARED_HW_CFG_SMBUS_TIMING_100KHZ            0x00000000
205                 #define SHARED_HW_CFG_SMBUS_TIMING_400KHZ            0x00001000
206
207         #define SHARED_HW_CFG_HIDE_PORT1                    0x00002000
208
209         #define SHARED_HW_CFG_WOL_CAPABLE_MASK              0x00004000
210                 #define SHARED_HW_CFG_WOL_CAPABLE_DISABLED           0x00000000
211                 #define SHARED_HW_CFG_WOL_CAPABLE_ENABLED            0x00004000
212
213                 /* Output low when PERST is asserted */
214         #define SHARED_HW_CFG_SPIO4_FOLLOW_PERST_MASK       0x00008000
215                 #define SHARED_HW_CFG_SPIO4_FOLLOW_PERST_DISABLED    0x00000000
216                 #define SHARED_HW_CFG_SPIO4_FOLLOW_PERST_ENABLED     0x00008000
217
218         #define SHARED_HW_CFG_PCIE_GEN2_PREEMPHASIS_MASK    0x00070000
219                 #define SHARED_HW_CFG_PCIE_GEN2_PREEMPHASIS_SHIFT    16
220                 #define SHARED_HW_CFG_PCIE_GEN2_PREEMPHASIS_HW       0x00000000
221                 #define SHARED_HW_CFG_PCIE_GEN2_PREEMPHASIS_0DB      0x00010000
222                 #define SHARED_HW_CFG_PCIE_GEN2_PREEMPHASIS_3_5DB    0x00020000
223                 #define SHARED_HW_CFG_PCIE_GEN2_PREEMPHASIS_6_0DB    0x00030000
224
225         /*  The fan failure mechanism is usually related to the PHY type
226               since the power consumption of the board is determined by the PHY.
227               Currently, fan is required for most designs with SFX7101, BCM8727
228               and BCM8481. If a fan is not required for a board which uses one
229               of those PHYs, this field should be set to "Disabled". If a fan is
230               required for a different PHY type, this option should be set to
231               "Enabled". The fan failure indication is expected on SPIO5 */
232         #define SHARED_HW_CFG_FAN_FAILURE_MASK              0x00180000
233                 #define SHARED_HW_CFG_FAN_FAILURE_SHIFT              19
234                 #define SHARED_HW_CFG_FAN_FAILURE_PHY_TYPE           0x00000000
235                 #define SHARED_HW_CFG_FAN_FAILURE_DISABLED           0x00080000
236                 #define SHARED_HW_CFG_FAN_FAILURE_ENABLED            0x00100000
237
238                 /* ASPM Power Management support */
239         #define SHARED_HW_CFG_ASPM_SUPPORT_MASK             0x00600000
240                 #define SHARED_HW_CFG_ASPM_SUPPORT_SHIFT             21
241                 #define SHARED_HW_CFG_ASPM_SUPPORT_L0S_L1_ENABLED    0x00000000
242                 #define SHARED_HW_CFG_ASPM_SUPPORT_L0S_DISABLED      0x00200000
243                 #define SHARED_HW_CFG_ASPM_SUPPORT_L1_DISABLED       0x00400000
244                 #define SHARED_HW_CFG_ASPM_SUPPORT_L0S_L1_DISABLED   0x00600000
245
246         /* The value of PM_TL_IGNORE_REQS (bit0) in PCI register
247            tl_control_0 (register 0x2800) */
248         #define SHARED_HW_CFG_PREVENT_L1_ENTRY_MASK         0x00800000
249                 #define SHARED_HW_CFG_PREVENT_L1_ENTRY_DISABLED      0x00000000
250                 #define SHARED_HW_CFG_PREVENT_L1_ENTRY_ENABLED       0x00800000
251
252         #define SHARED_HW_CFG_PORT_MODE_MASK                0x01000000
253                 #define SHARED_HW_CFG_PORT_MODE_2                    0x00000000
254                 #define SHARED_HW_CFG_PORT_MODE_4                    0x01000000
255
256         #define SHARED_HW_CFG_PATH_SWAP_MASK                0x02000000
257                 #define SHARED_HW_CFG_PATH_SWAP_DISABLED             0x00000000
258                 #define SHARED_HW_CFG_PATH_SWAP_ENABLED              0x02000000
259
260         /*  Set the MDC/MDIO access for the first external phy */
261         #define SHARED_HW_CFG_MDC_MDIO_ACCESS1_MASK         0x1C000000
262                 #define SHARED_HW_CFG_MDC_MDIO_ACCESS1_SHIFT         26
263                 #define SHARED_HW_CFG_MDC_MDIO_ACCESS1_PHY_TYPE      0x00000000
264                 #define SHARED_HW_CFG_MDC_MDIO_ACCESS1_EMAC0         0x04000000
265                 #define SHARED_HW_CFG_MDC_MDIO_ACCESS1_EMAC1         0x08000000
266                 #define SHARED_HW_CFG_MDC_MDIO_ACCESS1_BOTH          0x0c000000
267                 #define SHARED_HW_CFG_MDC_MDIO_ACCESS1_SWAPPED       0x10000000
268
269         /*  Set the MDC/MDIO access for the second external phy */
270         #define SHARED_HW_CFG_MDC_MDIO_ACCESS2_MASK         0xE0000000
271                 #define SHARED_HW_CFG_MDC_MDIO_ACCESS2_SHIFT         29
272                 #define SHARED_HW_CFG_MDC_MDIO_ACCESS2_PHY_TYPE      0x00000000
273                 #define SHARED_HW_CFG_MDC_MDIO_ACCESS2_EMAC0         0x20000000
274                 #define SHARED_HW_CFG_MDC_MDIO_ACCESS2_EMAC1         0x40000000
275                 #define SHARED_HW_CFG_MDC_MDIO_ACCESS2_BOTH          0x60000000
276                 #define SHARED_HW_CFG_MDC_MDIO_ACCESS2_SWAPPED       0x80000000
277
278
279         u32 power_dissipated;                   /* 0x11c */
280         #define SHARED_HW_CFG_POWER_MGNT_SCALE_MASK         0x00ff0000
281                 #define SHARED_HW_CFG_POWER_MGNT_SCALE_SHIFT         16
282                 #define SHARED_HW_CFG_POWER_MGNT_UNKNOWN_SCALE       0x00000000
283                 #define SHARED_HW_CFG_POWER_MGNT_DOT_1_WATT          0x00010000
284                 #define SHARED_HW_CFG_POWER_MGNT_DOT_01_WATT         0x00020000
285                 #define SHARED_HW_CFG_POWER_MGNT_DOT_001_WATT        0x00030000
286
287         #define SHARED_HW_CFG_POWER_DIS_CMN_MASK            0xff000000
288         #define SHARED_HW_CFG_POWER_DIS_CMN_SHIFT                    24
289
290         u32 ump_nc_si_config;                   /* 0x120 */
291         #define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_MASK       0x00000003
292                 #define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_SHIFT       0
293                 #define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_MAC         0x00000000
294                 #define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_PHY         0x00000001
295                 #define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_MII         0x00000000
296                 #define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_RMII        0x00000002
297
298         #define SHARED_HW_CFG_UMP_NC_SI_NUM_DEVS_MASK       0x00000f00
299                 #define SHARED_HW_CFG_UMP_NC_SI_NUM_DEVS_SHIFT       8
300
301         #define SHARED_HW_CFG_UMP_NC_SI_EXT_PHY_TYPE_MASK   0x00ff0000
302                 #define SHARED_HW_CFG_UMP_NC_SI_EXT_PHY_TYPE_SHIFT   16
303                 #define SHARED_HW_CFG_UMP_NC_SI_EXT_PHY_TYPE_NONE    0x00000000
304                 #define SHARED_HW_CFG_UMP_NC_SI_EXT_PHY_TYPE_BCM5221 0x00010000
305
306         u32 board;                      /* 0x124 */
307         #define SHARED_HW_CFG_E3_I2C_MUX0_MASK              0x0000003F
308         #define SHARED_HW_CFG_E3_I2C_MUX0_SHIFT                      0
309         #define SHARED_HW_CFG_E3_I2C_MUX1_MASK              0x00000FC0
310         #define SHARED_HW_CFG_E3_I2C_MUX1_SHIFT                      6
311         /* Use the PIN_CFG_XXX defines on top */
312         #define SHARED_HW_CFG_BOARD_REV_MASK                0x00ff0000
313         #define SHARED_HW_CFG_BOARD_REV_SHIFT                        16
314
315         #define SHARED_HW_CFG_BOARD_MAJOR_VER_MASK          0x0f000000
316         #define SHARED_HW_CFG_BOARD_MAJOR_VER_SHIFT                  24
317
318         #define SHARED_HW_CFG_BOARD_MINOR_VER_MASK          0xf0000000
319         #define SHARED_HW_CFG_BOARD_MINOR_VER_SHIFT                  28
320
321         u32 wc_lane_config;                                 /* 0x128 */
322         #define SHARED_HW_CFG_LANE_SWAP_CFG_MASK            0x0000FFFF
323                 #define SHARED_HW_CFG_LANE_SWAP_CFG_SHIFT            0
324                 #define SHARED_HW_CFG_LANE_SWAP_CFG_32103210         0x00001b1b
325                 #define SHARED_HW_CFG_LANE_SWAP_CFG_32100123         0x00001be4
326                 #define SHARED_HW_CFG_LANE_SWAP_CFG_01233210         0x0000e41b
327                 #define SHARED_HW_CFG_LANE_SWAP_CFG_01230123         0x0000e4e4
328         #define SHARED_HW_CFG_LANE_SWAP_CFG_TX_MASK         0x000000FF
329         #define SHARED_HW_CFG_LANE_SWAP_CFG_TX_SHIFT                 0
330         #define SHARED_HW_CFG_LANE_SWAP_CFG_RX_MASK         0x0000FF00
331         #define SHARED_HW_CFG_LANE_SWAP_CFG_RX_SHIFT                 8
332
333         /* TX lane Polarity swap */
334         #define SHARED_HW_CFG_TX_LANE0_POL_FLIP_ENABLED     0x00010000
335         #define SHARED_HW_CFG_TX_LANE1_POL_FLIP_ENABLED     0x00020000
336         #define SHARED_HW_CFG_TX_LANE2_POL_FLIP_ENABLED     0x00040000
337         #define SHARED_HW_CFG_TX_LANE3_POL_FLIP_ENABLED     0x00080000
338         /* TX lane Polarity swap */
339         #define SHARED_HW_CFG_RX_LANE0_POL_FLIP_ENABLED     0x00100000
340         #define SHARED_HW_CFG_RX_LANE1_POL_FLIP_ENABLED     0x00200000
341         #define SHARED_HW_CFG_RX_LANE2_POL_FLIP_ENABLED     0x00400000
342         #define SHARED_HW_CFG_RX_LANE3_POL_FLIP_ENABLED     0x00800000
343
344         /*  Selects the port layout of the board */
345         #define SHARED_HW_CFG_E3_PORT_LAYOUT_MASK           0x0F000000
346                 #define SHARED_HW_CFG_E3_PORT_LAYOUT_SHIFT           24
347                 #define SHARED_HW_CFG_E3_PORT_LAYOUT_2P_01           0x00000000
348                 #define SHARED_HW_CFG_E3_PORT_LAYOUT_2P_10           0x01000000
349                 #define SHARED_HW_CFG_E3_PORT_LAYOUT_4P_0123         0x02000000
350                 #define SHARED_HW_CFG_E3_PORT_LAYOUT_4P_1032         0x03000000
351                 #define SHARED_HW_CFG_E3_PORT_LAYOUT_4P_2301         0x04000000
352                 #define SHARED_HW_CFG_E3_PORT_LAYOUT_4P_3210         0x05000000
353 };
354
355
356 /****************************************************************************
357  * Port HW configuration                                                    *
358  ****************************************************************************/
359 struct port_hw_cfg {                /* port 0: 0x12c  port 1: 0x2bc */
360
361         u32 pci_id;
362         #define PORT_HW_CFG_PCI_VENDOR_ID_MASK              0xffff0000
363         #define PORT_HW_CFG_PCI_DEVICE_ID_MASK              0x0000ffff
364
365         u32 pci_sub_id;
366         #define PORT_HW_CFG_PCI_SUBSYS_DEVICE_ID_MASK       0xffff0000
367         #define PORT_HW_CFG_PCI_SUBSYS_VENDOR_ID_MASK       0x0000ffff
368
369         u32 power_dissipated;
370         #define PORT_HW_CFG_POWER_DIS_D0_MASK               0x000000ff
371         #define PORT_HW_CFG_POWER_DIS_D0_SHIFT                       0
372         #define PORT_HW_CFG_POWER_DIS_D1_MASK               0x0000ff00
373         #define PORT_HW_CFG_POWER_DIS_D1_SHIFT                       8
374         #define PORT_HW_CFG_POWER_DIS_D2_MASK               0x00ff0000
375         #define PORT_HW_CFG_POWER_DIS_D2_SHIFT                       16
376         #define PORT_HW_CFG_POWER_DIS_D3_MASK               0xff000000
377         #define PORT_HW_CFG_POWER_DIS_D3_SHIFT                       24
378
379         u32 power_consumed;
380         #define PORT_HW_CFG_POWER_CONS_D0_MASK              0x000000ff
381         #define PORT_HW_CFG_POWER_CONS_D0_SHIFT                      0
382         #define PORT_HW_CFG_POWER_CONS_D1_MASK              0x0000ff00
383         #define PORT_HW_CFG_POWER_CONS_D1_SHIFT                      8
384         #define PORT_HW_CFG_POWER_CONS_D2_MASK              0x00ff0000
385         #define PORT_HW_CFG_POWER_CONS_D2_SHIFT                      16
386         #define PORT_HW_CFG_POWER_CONS_D3_MASK              0xff000000
387         #define PORT_HW_CFG_POWER_CONS_D3_SHIFT                      24
388
389         u32 mac_upper;
390         #define PORT_HW_CFG_UPPERMAC_MASK                   0x0000ffff
391         #define PORT_HW_CFG_UPPERMAC_SHIFT                           0
392         u32 mac_lower;
393
394         u32 iscsi_mac_upper;  /* Upper 16 bits are always zeroes */
395         u32 iscsi_mac_lower;
396
397         u32 rdma_mac_upper;   /* Upper 16 bits are always zeroes */
398         u32 rdma_mac_lower;
399
400         u32 serdes_config;
401         #define PORT_HW_CFG_SERDES_TX_DRV_PRE_EMPHASIS_MASK 0x0000ffff
402         #define PORT_HW_CFG_SERDES_TX_DRV_PRE_EMPHASIS_SHIFT         0
403
404         #define PORT_HW_CFG_SERDES_RX_DRV_EQUALIZER_MASK    0xffff0000
405         #define PORT_HW_CFG_SERDES_RX_DRV_EQUALIZER_SHIFT            16
406
407
408         /*  Default values: 2P-64, 4P-32 */
409         u32 pf_config;                                      /* 0x158 */
410         #define PORT_HW_CFG_PF_NUM_VF_MASK                  0x0000007F
411         #define PORT_HW_CFG_PF_NUM_VF_SHIFT                          0
412
413         /*  Default values: 17 */
414         #define PORT_HW_CFG_PF_NUM_MSIX_VECTORS_MASK        0x00007F00
415         #define PORT_HW_CFG_PF_NUM_MSIX_VECTORS_SHIFT                8
416
417         #define PORT_HW_CFG_ENABLE_FLR_MASK                 0x00010000
418         #define PORT_HW_CFG_FLR_ENABLED                     0x00010000
419
420         u32 vf_config;                                      /* 0x15C */
421         #define PORT_HW_CFG_VF_NUM_MSIX_VECTORS_MASK        0x0000007F
422         #define PORT_HW_CFG_VF_NUM_MSIX_VECTORS_SHIFT                0
423
424         #define PORT_HW_CFG_VF_PCI_DEVICE_ID_MASK           0xFFFF0000
425         #define PORT_HW_CFG_VF_PCI_DEVICE_ID_SHIFT                   16
426
427         u32 mf_pci_id;                                      /* 0x160 */
428         #define PORT_HW_CFG_MF_PCI_DEVICE_ID_MASK           0x0000FFFF
429         #define PORT_HW_CFG_MF_PCI_DEVICE_ID_SHIFT                   0
430
431         /*  Controls the TX laser of the SFP+ module */
432         u32 sfp_ctrl;                                       /* 0x164 */
433         #define PORT_HW_CFG_TX_LASER_MASK                   0x000000FF
434                 #define PORT_HW_CFG_TX_LASER_SHIFT                   0
435                 #define PORT_HW_CFG_TX_LASER_MDIO                    0x00000000
436                 #define PORT_HW_CFG_TX_LASER_GPIO0                   0x00000001
437                 #define PORT_HW_CFG_TX_LASER_GPIO1                   0x00000002
438                 #define PORT_HW_CFG_TX_LASER_GPIO2                   0x00000003
439                 #define PORT_HW_CFG_TX_LASER_GPIO3                   0x00000004
440
441         /*  Controls the fault module LED of the SFP+ */
442         #define PORT_HW_CFG_FAULT_MODULE_LED_MASK           0x0000FF00
443                 #define PORT_HW_CFG_FAULT_MODULE_LED_SHIFT           8
444                 #define PORT_HW_CFG_FAULT_MODULE_LED_GPIO0           0x00000000
445                 #define PORT_HW_CFG_FAULT_MODULE_LED_GPIO1           0x00000100
446                 #define PORT_HW_CFG_FAULT_MODULE_LED_GPIO2           0x00000200
447                 #define PORT_HW_CFG_FAULT_MODULE_LED_GPIO3           0x00000300
448                 #define PORT_HW_CFG_FAULT_MODULE_LED_DISABLED        0x00000400
449
450         /*  The output pin TX_DIS that controls the TX laser of the SFP+
451           module. Use the PIN_CFG_XXX defines on top */
452         u32 e3_sfp_ctrl;                                    /* 0x168 */
453         #define PORT_HW_CFG_E3_TX_LASER_MASK                0x000000FF
454         #define PORT_HW_CFG_E3_TX_LASER_SHIFT                        0
455
456         /*  The output pin for SFPP_TYPE which turns on the Fault module LED */
457         #define PORT_HW_CFG_E3_FAULT_MDL_LED_MASK           0x0000FF00
458         #define PORT_HW_CFG_E3_FAULT_MDL_LED_SHIFT                   8
459
460         /*  The input pin MOD_ABS that indicates whether SFP+ module is
461           present or not. Use the PIN_CFG_XXX defines on top */
462         #define PORT_HW_CFG_E3_MOD_ABS_MASK                 0x00FF0000
463         #define PORT_HW_CFG_E3_MOD_ABS_SHIFT                         16
464
465         /*  The output pin PWRDIS_SFP_X which disable the power of the SFP+
466           module. Use the PIN_CFG_XXX defines on top */
467         #define PORT_HW_CFG_E3_PWR_DIS_MASK                 0xFF000000
468         #define PORT_HW_CFG_E3_PWR_DIS_SHIFT                         24
469
470         /*
471          * The input pin which signals module transmit fault. Use the
472          * PIN_CFG_XXX defines on top
473          */
474         u32 e3_cmn_pin_cfg;                                 /* 0x16C */
475         #define PORT_HW_CFG_E3_TX_FAULT_MASK                0x000000FF
476         #define PORT_HW_CFG_E3_TX_FAULT_SHIFT                        0
477
478         /*  The output pin which reset the PHY. Use the PIN_CFG_XXX defines on
479          top */
480         #define PORT_HW_CFG_E3_PHY_RESET_MASK               0x0000FF00
481         #define PORT_HW_CFG_E3_PHY_RESET_SHIFT                       8
482
483         /*
484          * The output pin which powers down the PHY. Use the PIN_CFG_XXX
485          * defines on top
486          */
487         #define PORT_HW_CFG_E3_PWR_DOWN_MASK                0x00FF0000
488         #define PORT_HW_CFG_E3_PWR_DOWN_SHIFT                        16
489
490         /*  The output pin values BSC_SEL which selects the I2C for this port
491           in the I2C Mux */
492         #define PORT_HW_CFG_E3_I2C_MUX0_MASK                0x01000000
493         #define PORT_HW_CFG_E3_I2C_MUX1_MASK                0x02000000
494
495
496         /*
497          * The input pin I_FAULT which indicate over-current has occurred.
498          * Use the PIN_CFG_XXX defines on top
499          */
500         u32 e3_cmn_pin_cfg1;                                /* 0x170 */
501         #define PORT_HW_CFG_E3_OVER_CURRENT_MASK            0x000000FF
502         #define PORT_HW_CFG_E3_OVER_CURRENT_SHIFT                    0
503         u32 reserved0[7];                                   /* 0x174 */
504
505         u32 aeu_int_mask;                                   /* 0x190 */
506
507         u32 media_type;                                     /* 0x194 */
508         #define PORT_HW_CFG_MEDIA_TYPE_PHY0_MASK            0x000000FF
509         #define PORT_HW_CFG_MEDIA_TYPE_PHY0_SHIFT                    0
510
511         #define PORT_HW_CFG_MEDIA_TYPE_PHY1_MASK            0x0000FF00
512         #define PORT_HW_CFG_MEDIA_TYPE_PHY1_SHIFT                    8
513
514         #define PORT_HW_CFG_MEDIA_TYPE_PHY2_MASK            0x00FF0000
515         #define PORT_HW_CFG_MEDIA_TYPE_PHY2_SHIFT                    16
516
517         /*  4 times 16 bits for all 4 lanes. In case external PHY is present
518               (not direct mode), those values will not take effect on the 4 XGXS
519               lanes. For some external PHYs (such as 8706 and 8726) the values
520               will be used to configure the external PHY  in those cases, not
521               all 4 values are needed. */
522         u16 xgxs_config_rx[4];                  /* 0x198 */
523         u16 xgxs_config_tx[4];                  /* 0x1A0 */
524
525         /* For storing FCOE mac on shared memory */
526         u32 fcoe_fip_mac_upper;
527         #define PORT_HW_CFG_FCOE_UPPERMAC_MASK              0x0000ffff
528         #define PORT_HW_CFG_FCOE_UPPERMAC_SHIFT                      0
529         u32 fcoe_fip_mac_lower;
530
531         u32 fcoe_wwn_port_name_upper;
532         u32 fcoe_wwn_port_name_lower;
533
534         u32 fcoe_wwn_node_name_upper;
535         u32 fcoe_wwn_node_name_lower;
536
537         u32 Reserved1[49];                                  /* 0x1C0 */
538
539         /*  Enable RJ45 magjack pair swapping on 10GBase-T PHY (0=default),
540               84833 only */
541         u32 xgbt_phy_cfg;                                   /* 0x284 */
542         #define PORT_HW_CFG_RJ45_PAIR_SWAP_MASK             0x000000FF
543         #define PORT_HW_CFG_RJ45_PAIR_SWAP_SHIFT                     0
544
545                 u32 default_cfg;                            /* 0x288 */
546         #define PORT_HW_CFG_GPIO0_CONFIG_MASK               0x00000003
547                 #define PORT_HW_CFG_GPIO0_CONFIG_SHIFT               0
548                 #define PORT_HW_CFG_GPIO0_CONFIG_NA                  0x00000000
549                 #define PORT_HW_CFG_GPIO0_CONFIG_LOW                 0x00000001
550                 #define PORT_HW_CFG_GPIO0_CONFIG_HIGH                0x00000002
551                 #define PORT_HW_CFG_GPIO0_CONFIG_INPUT               0x00000003
552
553         #define PORT_HW_CFG_GPIO1_CONFIG_MASK               0x0000000C
554                 #define PORT_HW_CFG_GPIO1_CONFIG_SHIFT               2
555                 #define PORT_HW_CFG_GPIO1_CONFIG_NA                  0x00000000
556                 #define PORT_HW_CFG_GPIO1_CONFIG_LOW                 0x00000004
557                 #define PORT_HW_CFG_GPIO1_CONFIG_HIGH                0x00000008
558                 #define PORT_HW_CFG_GPIO1_CONFIG_INPUT               0x0000000c
559
560         #define PORT_HW_CFG_GPIO2_CONFIG_MASK               0x00000030
561                 #define PORT_HW_CFG_GPIO2_CONFIG_SHIFT               4
562                 #define PORT_HW_CFG_GPIO2_CONFIG_NA                  0x00000000
563                 #define PORT_HW_CFG_GPIO2_CONFIG_LOW                 0x00000010
564                 #define PORT_HW_CFG_GPIO2_CONFIG_HIGH                0x00000020
565                 #define PORT_HW_CFG_GPIO2_CONFIG_INPUT               0x00000030
566
567         #define PORT_HW_CFG_GPIO3_CONFIG_MASK               0x000000C0
568                 #define PORT_HW_CFG_GPIO3_CONFIG_SHIFT               6
569                 #define PORT_HW_CFG_GPIO3_CONFIG_NA                  0x00000000
570                 #define PORT_HW_CFG_GPIO3_CONFIG_LOW                 0x00000040
571                 #define PORT_HW_CFG_GPIO3_CONFIG_HIGH                0x00000080
572                 #define PORT_HW_CFG_GPIO3_CONFIG_INPUT               0x000000c0
573
574         /*  When KR link is required to be set to force which is not
575               KR-compliant, this parameter determine what is the trigger for it.
576               When GPIO is selected, low input will force the speed. Currently
577               default speed is 1G. In the future, it may be widen to select the
578               forced speed in with another parameter. Note when force-1G is
579               enabled, it override option 56: Link Speed option. */
580         #define PORT_HW_CFG_FORCE_KR_ENABLER_MASK           0x00000F00
581                 #define PORT_HW_CFG_FORCE_KR_ENABLER_SHIFT           8
582                 #define PORT_HW_CFG_FORCE_KR_ENABLER_NOT_FORCED      0x00000000
583                 #define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO0_P0        0x00000100
584                 #define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO1_P0        0x00000200
585                 #define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO2_P0        0x00000300
586                 #define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO3_P0        0x00000400
587                 #define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO0_P1        0x00000500
588                 #define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO1_P1        0x00000600
589                 #define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO2_P1        0x00000700
590                 #define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO3_P1        0x00000800
591                 #define PORT_HW_CFG_FORCE_KR_ENABLER_FORCED          0x00000900
592         /*  Enable to determine with which GPIO to reset the external phy */
593         #define PORT_HW_CFG_EXT_PHY_GPIO_RST_MASK           0x000F0000
594                 #define PORT_HW_CFG_EXT_PHY_GPIO_RST_SHIFT           16
595                 #define PORT_HW_CFG_EXT_PHY_GPIO_RST_PHY_TYPE        0x00000000
596                 #define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO0_P0        0x00010000
597                 #define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO1_P0        0x00020000
598                 #define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO2_P0        0x00030000
599                 #define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO3_P0        0x00040000
600                 #define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO0_P1        0x00050000
601                 #define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO1_P1        0x00060000
602                 #define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO2_P1        0x00070000
603                 #define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO3_P1        0x00080000
604
605         /*  Enable BAM on KR */
606         #define PORT_HW_CFG_ENABLE_BAM_ON_KR_MASK           0x00100000
607         #define PORT_HW_CFG_ENABLE_BAM_ON_KR_SHIFT                   20
608         #define PORT_HW_CFG_ENABLE_BAM_ON_KR_DISABLED                0x00000000
609         #define PORT_HW_CFG_ENABLE_BAM_ON_KR_ENABLED                 0x00100000
610
611         /*  Enable Common Mode Sense */
612         #define PORT_HW_CFG_ENABLE_CMS_MASK                 0x00200000
613         #define PORT_HW_CFG_ENABLE_CMS_SHIFT                         21
614         #define PORT_HW_CFG_ENABLE_CMS_DISABLED                      0x00000000
615         #define PORT_HW_CFG_ENABLE_CMS_ENABLED                       0x00200000
616
617         /*  Determine the Serdes electrical interface   */
618         #define PORT_HW_CFG_NET_SERDES_IF_MASK              0x0F000000
619         #define PORT_HW_CFG_NET_SERDES_IF_SHIFT                      24
620         #define PORT_HW_CFG_NET_SERDES_IF_SGMII                      0x00000000
621         #define PORT_HW_CFG_NET_SERDES_IF_XFI                        0x01000000
622         #define PORT_HW_CFG_NET_SERDES_IF_SFI                        0x02000000
623         #define PORT_HW_CFG_NET_SERDES_IF_KR                         0x03000000
624         #define PORT_HW_CFG_NET_SERDES_IF_DXGXS                      0x04000000
625         #define PORT_HW_CFG_NET_SERDES_IF_KR2                        0x05000000
626
627
628         u32 speed_capability_mask2;                         /* 0x28C */
629         #define PORT_HW_CFG_SPEED_CAPABILITY2_D3_MASK       0x0000FFFF
630                 #define PORT_HW_CFG_SPEED_CAPABILITY2_D3_SHIFT       0
631                 #define PORT_HW_CFG_SPEED_CAPABILITY2_D3_10M_FULL    0x00000001
632                 #define PORT_HW_CFG_SPEED_CAPABILITY2_D3__           0x00000002
633                 #define PORT_HW_CFG_SPEED_CAPABILITY2_D3___          0x00000004
634                 #define PORT_HW_CFG_SPEED_CAPABILITY2_D3_100M_FULL   0x00000008
635                 #define PORT_HW_CFG_SPEED_CAPABILITY2_D3_1G          0x00000010
636                 #define PORT_HW_CFG_SPEED_CAPABILITY2_D3_2_DOT_5G    0x00000020
637                 #define PORT_HW_CFG_SPEED_CAPABILITY2_D3_10G         0x00000040
638                 #define PORT_HW_CFG_SPEED_CAPABILITY2_D3_20G         0x00000080
639
640         #define PORT_HW_CFG_SPEED_CAPABILITY2_D0_MASK       0xFFFF0000
641                 #define PORT_HW_CFG_SPEED_CAPABILITY2_D0_SHIFT       16
642                 #define PORT_HW_CFG_SPEED_CAPABILITY2_D0_10M_FULL    0x00010000
643                 #define PORT_HW_CFG_SPEED_CAPABILITY2_D0__           0x00020000
644                 #define PORT_HW_CFG_SPEED_CAPABILITY2_D0___          0x00040000
645                 #define PORT_HW_CFG_SPEED_CAPABILITY2_D0_100M_FULL   0x00080000
646                 #define PORT_HW_CFG_SPEED_CAPABILITY2_D0_1G          0x00100000
647                 #define PORT_HW_CFG_SPEED_CAPABILITY2_D0_2_DOT_5G    0x00200000
648                 #define PORT_HW_CFG_SPEED_CAPABILITY2_D0_10G         0x00400000
649                 #define PORT_HW_CFG_SPEED_CAPABILITY2_D0_20G         0x00800000
650
651
652         /*  In the case where two media types (e.g. copper and fiber) are
653               present and electrically active at the same time, PHY Selection
654               will determine which of the two PHYs will be designated as the
655               Active PHY and used for a connection to the network.  */
656         u32 multi_phy_config;                               /* 0x290 */
657         #define PORT_HW_CFG_PHY_SELECTION_MASK              0x00000007
658                 #define PORT_HW_CFG_PHY_SELECTION_SHIFT              0
659                 #define PORT_HW_CFG_PHY_SELECTION_HARDWARE_DEFAULT   0x00000000
660                 #define PORT_HW_CFG_PHY_SELECTION_FIRST_PHY          0x00000001
661                 #define PORT_HW_CFG_PHY_SELECTION_SECOND_PHY         0x00000002
662                 #define PORT_HW_CFG_PHY_SELECTION_FIRST_PHY_PRIORITY 0x00000003
663                 #define PORT_HW_CFG_PHY_SELECTION_SECOND_PHY_PRIORITY 0x00000004
664
665         /*  When enabled, all second phy nvram parameters will be swapped
666               with the first phy parameters */
667         #define PORT_HW_CFG_PHY_SWAPPED_MASK                0x00000008
668                 #define PORT_HW_CFG_PHY_SWAPPED_SHIFT                3
669                 #define PORT_HW_CFG_PHY_SWAPPED_DISABLED             0x00000000
670                 #define PORT_HW_CFG_PHY_SWAPPED_ENABLED              0x00000008
671
672
673         /*  Address of the second external phy */
674         u32 external_phy_config2;                           /* 0x294 */
675         #define PORT_HW_CFG_XGXS_EXT_PHY2_ADDR_MASK         0x000000FF
676         #define PORT_HW_CFG_XGXS_EXT_PHY2_ADDR_SHIFT                 0
677
678         /*  The second XGXS external PHY type */
679         #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_MASK         0x0000FF00
680                 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_SHIFT         8
681                 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_DIRECT        0x00000000
682                 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8071       0x00000100
683                 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8072       0x00000200
684                 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8073       0x00000300
685                 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8705       0x00000400
686                 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8706       0x00000500
687                 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8726       0x00000600
688                 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8481       0x00000700
689                 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_SFX7101       0x00000800
690                 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8727       0x00000900
691                 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8727_NOC   0x00000a00
692                 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM84823      0x00000b00
693                 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM54640      0x00000c00
694                 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM84833      0x00000d00
695                 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM54618SE    0x00000e00
696                 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8722       0x00000f00
697                 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM54616      0x00001000
698                 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_FAILURE       0x0000fd00
699                 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_NOT_CONN      0x0000ff00
700
701
702         /*  4 times 16 bits for all 4 lanes. For some external PHYs (such as
703               8706, 8726 and 8727) not all 4 values are needed. */
704         u16 xgxs_config2_rx[4];                             /* 0x296 */
705         u16 xgxs_config2_tx[4];                             /* 0x2A0 */
706
707         u32 lane_config;
708         #define PORT_HW_CFG_LANE_SWAP_CFG_MASK              0x0000ffff
709                 #define PORT_HW_CFG_LANE_SWAP_CFG_SHIFT              0
710                 /* AN and forced */
711                 #define PORT_HW_CFG_LANE_SWAP_CFG_01230123           0x00001b1b
712                 /* forced only */
713                 #define PORT_HW_CFG_LANE_SWAP_CFG_01233210           0x00001be4
714                 /* forced only */
715                 #define PORT_HW_CFG_LANE_SWAP_CFG_31203120           0x0000d8d8
716                 /* forced only */
717                 #define PORT_HW_CFG_LANE_SWAP_CFG_32103210           0x0000e4e4
718         #define PORT_HW_CFG_LANE_SWAP_CFG_TX_MASK           0x000000ff
719         #define PORT_HW_CFG_LANE_SWAP_CFG_TX_SHIFT                   0
720         #define PORT_HW_CFG_LANE_SWAP_CFG_RX_MASK           0x0000ff00
721         #define PORT_HW_CFG_LANE_SWAP_CFG_RX_SHIFT                   8
722         #define PORT_HW_CFG_LANE_SWAP_CFG_MASTER_MASK       0x0000c000
723         #define PORT_HW_CFG_LANE_SWAP_CFG_MASTER_SHIFT               14
724
725         /*  Indicate whether to swap the external phy polarity */
726         #define PORT_HW_CFG_SWAP_PHY_POLARITY_MASK          0x00010000
727                 #define PORT_HW_CFG_SWAP_PHY_POLARITY_DISABLED       0x00000000
728                 #define PORT_HW_CFG_SWAP_PHY_POLARITY_ENABLED        0x00010000
729
730
731         u32 external_phy_config;
732         #define PORT_HW_CFG_XGXS_EXT_PHY_ADDR_MASK          0x000000ff
733         #define PORT_HW_CFG_XGXS_EXT_PHY_ADDR_SHIFT                  0
734
735         #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK          0x0000ff00
736                 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SHIFT          8
737                 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT         0x00000000
738                 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8071        0x00000100
739                 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072        0x00000200
740                 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073        0x00000300
741                 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705        0x00000400
742                 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706        0x00000500
743                 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726        0x00000600
744                 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481        0x00000700
745                 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101        0x00000800
746                 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727        0x00000900
747                 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727_NOC    0x00000a00
748                 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84823       0x00000b00
749                 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM54640       0x00000c00
750                 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833       0x00000d00
751                 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM54618SE     0x00000e00
752                 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8722        0x00000f00
753                 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM54616       0x00001000
754                 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT_WC      0x0000fc00
755                 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE        0x0000fd00
756                 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN       0x0000ff00
757
758         #define PORT_HW_CFG_SERDES_EXT_PHY_ADDR_MASK        0x00ff0000
759         #define PORT_HW_CFG_SERDES_EXT_PHY_ADDR_SHIFT                16
760
761         #define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_MASK        0xff000000
762                 #define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_SHIFT        24
763                 #define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_DIRECT       0x00000000
764                 #define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_BCM5482      0x01000000
765                 #define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_DIRECT_SD    0x02000000
766                 #define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_NOT_CONN     0xff000000
767
768         u32 speed_capability_mask;
769         #define PORT_HW_CFG_SPEED_CAPABILITY_D3_MASK        0x0000ffff
770                 #define PORT_HW_CFG_SPEED_CAPABILITY_D3_SHIFT        0
771                 #define PORT_HW_CFG_SPEED_CAPABILITY_D3_10M_FULL     0x00000001
772                 #define PORT_HW_CFG_SPEED_CAPABILITY_D3_10M_HALF     0x00000002
773                 #define PORT_HW_CFG_SPEED_CAPABILITY_D3_100M_HALF    0x00000004
774                 #define PORT_HW_CFG_SPEED_CAPABILITY_D3_100M_FULL    0x00000008
775                 #define PORT_HW_CFG_SPEED_CAPABILITY_D3_1G           0x00000010
776                 #define PORT_HW_CFG_SPEED_CAPABILITY_D3_2_5G         0x00000020
777                 #define PORT_HW_CFG_SPEED_CAPABILITY_D3_10G          0x00000040
778                 #define PORT_HW_CFG_SPEED_CAPABILITY_D3_20G          0x00000080
779                 #define PORT_HW_CFG_SPEED_CAPABILITY_D3_RESERVED     0x0000f000
780
781         #define PORT_HW_CFG_SPEED_CAPABILITY_D0_MASK        0xffff0000
782                 #define PORT_HW_CFG_SPEED_CAPABILITY_D0_SHIFT        16
783                 #define PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL     0x00010000
784                 #define PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF     0x00020000
785                 #define PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF    0x00040000
786                 #define PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL    0x00080000
787                 #define PORT_HW_CFG_SPEED_CAPABILITY_D0_1G           0x00100000
788                 #define PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G         0x00200000
789                 #define PORT_HW_CFG_SPEED_CAPABILITY_D0_10G          0x00400000
790                 #define PORT_HW_CFG_SPEED_CAPABILITY_D0_20G          0x00800000
791                 #define PORT_HW_CFG_SPEED_CAPABILITY_D0_RESERVED     0xf0000000
792
793         /*  A place to hold the original MAC address as a backup */
794         u32 backup_mac_upper;                   /* 0x2B4 */
795         u32 backup_mac_lower;                   /* 0x2B8 */
796
797 };
798
799
800 /****************************************************************************
801  * Shared Feature configuration                                             *
802  ****************************************************************************/
803 struct shared_feat_cfg {                 /* NVRAM Offset */
804
805         u32 config;                     /* 0x450 */
806         #define SHARED_FEATURE_BMC_ECHO_MODE_EN             0x00000001
807
808         /* Use NVRAM values instead of HW default values */
809         #define SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_MASK \
810                                                             0x00000002
811                 #define SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_DISABLED \
812                                                                      0x00000000
813                 #define SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_ENABLED \
814                                                                      0x00000002
815
816         #define SHARED_FEAT_CFG_NCSI_ID_METHOD_MASK         0x00000008
817                 #define SHARED_FEAT_CFG_NCSI_ID_METHOD_SPIO          0x00000000
818                 #define SHARED_FEAT_CFG_NCSI_ID_METHOD_NVRAM         0x00000008
819
820         #define SHARED_FEAT_CFG_NCSI_ID_MASK                0x00000030
821         #define SHARED_FEAT_CFG_NCSI_ID_SHIFT                        4
822
823         /*  Override the OTP back to single function mode. When using GPIO,
824               high means only SF, 0 is according to CLP configuration */
825         #define SHARED_FEAT_CFG_FORCE_SF_MODE_MASK          0x00000700
826                 #define SHARED_FEAT_CFG_FORCE_SF_MODE_SHIFT          8
827                 #define SHARED_FEAT_CFG_FORCE_SF_MODE_MF_ALLOWED     0x00000000
828                 #define SHARED_FEAT_CFG_FORCE_SF_MODE_FORCED_SF      0x00000100
829                 #define SHARED_FEAT_CFG_FORCE_SF_MODE_SPIO4          0x00000200
830                 #define SHARED_FEAT_CFG_FORCE_SF_MODE_SWITCH_INDEPT  0x00000300
831                 #define SHARED_FEAT_CFG_FORCE_SF_MODE_AFEX_MODE      0x00000400
832
833         /* The interval in seconds between sending LLDP packets. Set to zero
834            to disable the feature */
835         #define SHARED_FEAT_CFG_LLDP_XMIT_INTERVAL_MASK     0x00ff0000
836         #define SHARED_FEAT_CFG_LLDP_XMIT_INTERVAL_SHIFT             16
837
838         /* The assigned device type ID for LLDP usage */
839         #define SHARED_FEAT_CFG_LLDP_DEVICE_TYPE_ID_MASK    0xff000000
840         #define SHARED_FEAT_CFG_LLDP_DEVICE_TYPE_ID_SHIFT            24
841
842 };
843
844
845 /****************************************************************************
846  * Port Feature configuration                                               *
847  ****************************************************************************/
848 struct port_feat_cfg {              /* port 0: 0x454  port 1: 0x4c8 */
849
850         u32 config;
851         #define PORT_FEATURE_BAR1_SIZE_MASK                 0x0000000f
852                 #define PORT_FEATURE_BAR1_SIZE_SHIFT                 0
853                 #define PORT_FEATURE_BAR1_SIZE_DISABLED              0x00000000
854                 #define PORT_FEATURE_BAR1_SIZE_64K                   0x00000001
855                 #define PORT_FEATURE_BAR1_SIZE_128K                  0x00000002
856                 #define PORT_FEATURE_BAR1_SIZE_256K                  0x00000003
857                 #define PORT_FEATURE_BAR1_SIZE_512K                  0x00000004
858                 #define PORT_FEATURE_BAR1_SIZE_1M                    0x00000005
859                 #define PORT_FEATURE_BAR1_SIZE_2M                    0x00000006
860                 #define PORT_FEATURE_BAR1_SIZE_4M                    0x00000007
861                 #define PORT_FEATURE_BAR1_SIZE_8M                    0x00000008
862                 #define PORT_FEATURE_BAR1_SIZE_16M                   0x00000009
863                 #define PORT_FEATURE_BAR1_SIZE_32M                   0x0000000a
864                 #define PORT_FEATURE_BAR1_SIZE_64M                   0x0000000b
865                 #define PORT_FEATURE_BAR1_SIZE_128M                  0x0000000c
866                 #define PORT_FEATURE_BAR1_SIZE_256M                  0x0000000d
867                 #define PORT_FEATURE_BAR1_SIZE_512M                  0x0000000e
868                 #define PORT_FEATURE_BAR1_SIZE_1G                    0x0000000f
869         #define PORT_FEATURE_BAR2_SIZE_MASK                 0x000000f0
870                 #define PORT_FEATURE_BAR2_SIZE_SHIFT                 4
871                 #define PORT_FEATURE_BAR2_SIZE_DISABLED              0x00000000
872                 #define PORT_FEATURE_BAR2_SIZE_64K                   0x00000010
873                 #define PORT_FEATURE_BAR2_SIZE_128K                  0x00000020
874                 #define PORT_FEATURE_BAR2_SIZE_256K                  0x00000030
875                 #define PORT_FEATURE_BAR2_SIZE_512K                  0x00000040
876                 #define PORT_FEATURE_BAR2_SIZE_1M                    0x00000050
877                 #define PORT_FEATURE_BAR2_SIZE_2M                    0x00000060
878                 #define PORT_FEATURE_BAR2_SIZE_4M                    0x00000070
879                 #define PORT_FEATURE_BAR2_SIZE_8M                    0x00000080
880                 #define PORT_FEATURE_BAR2_SIZE_16M                   0x00000090
881                 #define PORT_FEATURE_BAR2_SIZE_32M                   0x000000a0
882                 #define PORT_FEATURE_BAR2_SIZE_64M                   0x000000b0
883                 #define PORT_FEATURE_BAR2_SIZE_128M                  0x000000c0
884                 #define PORT_FEATURE_BAR2_SIZE_256M                  0x000000d0
885                 #define PORT_FEATURE_BAR2_SIZE_512M                  0x000000e0
886                 #define PORT_FEATURE_BAR2_SIZE_1G                    0x000000f0
887
888         #define PORT_FEAT_CFG_DCBX_MASK                     0x00000100
889                 #define PORT_FEAT_CFG_DCBX_DISABLED                  0x00000000
890                 #define PORT_FEAT_CFG_DCBX_ENABLED                   0x00000100
891
892         #define PORT_FEATURE_EN_SIZE_MASK                   0x0f000000
893         #define PORT_FEATURE_EN_SIZE_SHIFT                           24
894         #define PORT_FEATURE_WOL_ENABLED                             0x01000000
895         #define PORT_FEATURE_MBA_ENABLED                             0x02000000
896         #define PORT_FEATURE_MFW_ENABLED                             0x04000000
897
898         /* Advertise expansion ROM even if MBA is disabled */
899         #define PORT_FEAT_CFG_FORCE_EXP_ROM_ADV_MASK        0x08000000
900                 #define PORT_FEAT_CFG_FORCE_EXP_ROM_ADV_DISABLED     0x00000000
901                 #define PORT_FEAT_CFG_FORCE_EXP_ROM_ADV_ENABLED      0x08000000
902
903         /* Check the optic vendor via i2c against a list of approved modules
904            in a separate nvram image */
905         #define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_MASK         0xe0000000
906                 #define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_SHIFT         29
907                 #define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_NO_ENFORCEMENT \
908                                                                      0x00000000
909                 #define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_DISABLE_TX_LASER \
910                                                                      0x20000000
911                 #define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_WARNING_MSG   0x40000000
912                 #define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_POWER_DOWN    0x60000000
913
914         u32 wol_config;
915         /* Default is used when driver sets to "auto" mode */
916         #define PORT_FEATURE_WOL_DEFAULT_MASK               0x00000003
917                 #define PORT_FEATURE_WOL_DEFAULT_SHIFT               0
918                 #define PORT_FEATURE_WOL_DEFAULT_DISABLE             0x00000000
919                 #define PORT_FEATURE_WOL_DEFAULT_MAGIC               0x00000001
920                 #define PORT_FEATURE_WOL_DEFAULT_ACPI                0x00000002
921                 #define PORT_FEATURE_WOL_DEFAULT_MAGIC_AND_ACPI      0x00000003
922         #define PORT_FEATURE_WOL_RES_PAUSE_CAP              0x00000004
923         #define PORT_FEATURE_WOL_RES_ASYM_PAUSE_CAP         0x00000008
924         #define PORT_FEATURE_WOL_ACPI_UPON_MGMT             0x00000010
925
926         u32 mba_config;
927         #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_MASK       0x00000007
928                 #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_SHIFT       0
929                 #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_PXE         0x00000000
930                 #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_RPL         0x00000001
931                 #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_BOOTP       0x00000002
932                 #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_ISCSIB      0x00000003
933                 #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_FCOE_BOOT   0x00000004
934                 #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_NONE        0x00000007
935
936         #define PORT_FEATURE_MBA_BOOT_RETRY_MASK            0x00000038
937         #define PORT_FEATURE_MBA_BOOT_RETRY_SHIFT                    3
938
939         #define PORT_FEATURE_MBA_RES_PAUSE_CAP              0x00000100
940         #define PORT_FEATURE_MBA_RES_ASYM_PAUSE_CAP         0x00000200
941         #define PORT_FEATURE_MBA_SETUP_PROMPT_ENABLE        0x00000400
942         #define PORT_FEATURE_MBA_HOTKEY_MASK                0x00000800
943                 #define PORT_FEATURE_MBA_HOTKEY_CTRL_S               0x00000000
944                 #define PORT_FEATURE_MBA_HOTKEY_CTRL_B               0x00000800
945         #define PORT_FEATURE_MBA_EXP_ROM_SIZE_MASK          0x000ff000
946                 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_SHIFT          12
947                 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_DISABLED       0x00000000
948                 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_2K             0x00001000
949                 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_4K             0x00002000
950                 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_8K             0x00003000
951                 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_16K            0x00004000
952                 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_32K            0x00005000
953                 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_64K            0x00006000
954                 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_128K           0x00007000
955                 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_256K           0x00008000
956                 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_512K           0x00009000
957                 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_1M             0x0000a000
958                 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_2M             0x0000b000
959                 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_4M             0x0000c000
960                 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_8M             0x0000d000
961                 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_16M            0x0000e000
962                 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_32M            0x0000f000
963         #define PORT_FEATURE_MBA_MSG_TIMEOUT_MASK           0x00f00000
964         #define PORT_FEATURE_MBA_MSG_TIMEOUT_SHIFT                   20
965         #define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_MASK        0x03000000
966                 #define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_SHIFT        24
967                 #define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_AUTO         0x00000000
968                 #define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_BBS          0x01000000
969                 #define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_INT18H       0x02000000
970                 #define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_INT19H       0x03000000
971         #define PORT_FEATURE_MBA_LINK_SPEED_MASK            0x3c000000
972                 #define PORT_FEATURE_MBA_LINK_SPEED_SHIFT            26
973                 #define PORT_FEATURE_MBA_LINK_SPEED_AUTO             0x00000000
974                 #define PORT_FEATURE_MBA_LINK_SPEED_10HD             0x04000000
975                 #define PORT_FEATURE_MBA_LINK_SPEED_10FD             0x08000000
976                 #define PORT_FEATURE_MBA_LINK_SPEED_100HD            0x0c000000
977                 #define PORT_FEATURE_MBA_LINK_SPEED_100FD            0x10000000
978                 #define PORT_FEATURE_MBA_LINK_SPEED_1GBPS            0x14000000
979                 #define PORT_FEATURE_MBA_LINK_SPEED_2_5GBPS          0x18000000
980                 #define PORT_FEATURE_MBA_LINK_SPEED_10GBPS_CX4       0x1c000000
981                 #define PORT_FEATURE_MBA_LINK_SPEED_20GBPS           0x20000000
982         u32 bmc_config;
983         #define PORT_FEATURE_BMC_LINK_OVERRIDE_MASK         0x00000001
984                 #define PORT_FEATURE_BMC_LINK_OVERRIDE_DEFAULT       0x00000000
985                 #define PORT_FEATURE_BMC_LINK_OVERRIDE_EN            0x00000001
986
987         u32 mba_vlan_cfg;
988         #define PORT_FEATURE_MBA_VLAN_TAG_MASK              0x0000ffff
989         #define PORT_FEATURE_MBA_VLAN_TAG_SHIFT                      0
990         #define PORT_FEATURE_MBA_VLAN_EN                    0x00010000
991
992         u32 resource_cfg;
993         #define PORT_FEATURE_RESOURCE_CFG_VALID             0x00000001
994         #define PORT_FEATURE_RESOURCE_CFG_DIAG              0x00000002
995         #define PORT_FEATURE_RESOURCE_CFG_L2                0x00000004
996         #define PORT_FEATURE_RESOURCE_CFG_ISCSI             0x00000008
997         #define PORT_FEATURE_RESOURCE_CFG_RDMA              0x00000010
998
999         u32 smbus_config;
1000         #define PORT_FEATURE_SMBUS_ADDR_MASK                0x000000fe
1001         #define PORT_FEATURE_SMBUS_ADDR_SHIFT                        1
1002
1003         u32 vf_config;
1004         #define PORT_FEAT_CFG_VF_BAR2_SIZE_MASK             0x0000000f
1005                 #define PORT_FEAT_CFG_VF_BAR2_SIZE_SHIFT             0
1006                 #define PORT_FEAT_CFG_VF_BAR2_SIZE_DISABLED          0x00000000
1007                 #define PORT_FEAT_CFG_VF_BAR2_SIZE_4K                0x00000001
1008                 #define PORT_FEAT_CFG_VF_BAR2_SIZE_8K                0x00000002
1009                 #define PORT_FEAT_CFG_VF_BAR2_SIZE_16K               0x00000003
1010                 #define PORT_FEAT_CFG_VF_BAR2_SIZE_32K               0x00000004
1011                 #define PORT_FEAT_CFG_VF_BAR2_SIZE_64K               0x00000005
1012                 #define PORT_FEAT_CFG_VF_BAR2_SIZE_128K              0x00000006
1013                 #define PORT_FEAT_CFG_VF_BAR2_SIZE_256K              0x00000007
1014                 #define PORT_FEAT_CFG_VF_BAR2_SIZE_512K              0x00000008
1015                 #define PORT_FEAT_CFG_VF_BAR2_SIZE_1M                0x00000009
1016                 #define PORT_FEAT_CFG_VF_BAR2_SIZE_2M                0x0000000a
1017                 #define PORT_FEAT_CFG_VF_BAR2_SIZE_4M                0x0000000b
1018                 #define PORT_FEAT_CFG_VF_BAR2_SIZE_8M                0x0000000c
1019                 #define PORT_FEAT_CFG_VF_BAR2_SIZE_16M               0x0000000d
1020                 #define PORT_FEAT_CFG_VF_BAR2_SIZE_32M               0x0000000e
1021                 #define PORT_FEAT_CFG_VF_BAR2_SIZE_64M               0x0000000f
1022
1023         u32 link_config;    /* Used as HW defaults for the driver */
1024         #define PORT_FEATURE_CONNECTED_SWITCH_MASK          0x03000000
1025                 #define PORT_FEATURE_CONNECTED_SWITCH_SHIFT          24
1026                 /* (forced) low speed switch (< 10G) */
1027                 #define PORT_FEATURE_CON_SWITCH_1G_SWITCH            0x00000000
1028                 /* (forced) high speed switch (>= 10G) */
1029                 #define PORT_FEATURE_CON_SWITCH_10G_SWITCH           0x01000000
1030                 #define PORT_FEATURE_CON_SWITCH_AUTO_DETECT          0x02000000
1031                 #define PORT_FEATURE_CON_SWITCH_ONE_TIME_DETECT      0x03000000
1032
1033         #define PORT_FEATURE_LINK_SPEED_MASK                0x000f0000
1034                 #define PORT_FEATURE_LINK_SPEED_SHIFT                16
1035                 #define PORT_FEATURE_LINK_SPEED_AUTO                 0x00000000
1036                 #define PORT_FEATURE_LINK_SPEED_10M_FULL             0x00010000
1037                 #define PORT_FEATURE_LINK_SPEED_10M_HALF             0x00020000
1038                 #define PORT_FEATURE_LINK_SPEED_100M_HALF            0x00030000
1039                 #define PORT_FEATURE_LINK_SPEED_100M_FULL            0x00040000
1040                 #define PORT_FEATURE_LINK_SPEED_1G                   0x00050000
1041                 #define PORT_FEATURE_LINK_SPEED_2_5G                 0x00060000
1042                 #define PORT_FEATURE_LINK_SPEED_10G_CX4              0x00070000
1043                 #define PORT_FEATURE_LINK_SPEED_20G                  0x00080000
1044
1045         #define PORT_FEATURE_FLOW_CONTROL_MASK              0x00000700
1046                 #define PORT_FEATURE_FLOW_CONTROL_SHIFT              8
1047                 #define PORT_FEATURE_FLOW_CONTROL_AUTO               0x00000000
1048                 #define PORT_FEATURE_FLOW_CONTROL_TX                 0x00000100
1049                 #define PORT_FEATURE_FLOW_CONTROL_RX                 0x00000200
1050                 #define PORT_FEATURE_FLOW_CONTROL_BOTH               0x00000300
1051                 #define PORT_FEATURE_FLOW_CONTROL_NONE               0x00000400
1052
1053         /* The default for MCP link configuration,
1054            uses the same defines as link_config */
1055         u32 mfw_wol_link_cfg;
1056
1057         /* The default for the driver of the second external phy,
1058            uses the same defines as link_config */
1059         u32 link_config2;                                   /* 0x47C */
1060
1061         /* The default for MCP of the second external phy,
1062            uses the same defines as link_config */
1063         u32 mfw_wol_link_cfg2;                              /* 0x480 */
1064
1065
1066         /*  EEE power saving mode */
1067         u32 eee_power_mode;                                 /* 0x484 */
1068         #define PORT_FEAT_CFG_EEE_POWER_MODE_MASK                     0x000000FF
1069         #define PORT_FEAT_CFG_EEE_POWER_MODE_SHIFT                    0
1070         #define PORT_FEAT_CFG_EEE_POWER_MODE_DISABLED                 0x00000000
1071         #define PORT_FEAT_CFG_EEE_POWER_MODE_BALANCED                 0x00000001
1072         #define PORT_FEAT_CFG_EEE_POWER_MODE_AGGRESSIVE               0x00000002
1073         #define PORT_FEAT_CFG_EEE_POWER_MODE_LOW_LATENCY              0x00000003
1074
1075
1076         u32 Reserved2[16];                                  /* 0x488 */
1077 };
1078
1079
1080 /****************************************************************************
1081  * Device Information                                                       *
1082  ****************************************************************************/
1083 struct shm_dev_info {                           /* size */
1084
1085         u32    bc_rev; /* 8 bits each: major, minor, build */          /* 4 */
1086
1087         struct shared_hw_cfg     shared_hw_config;            /* 40 */
1088
1089         struct port_hw_cfg       port_hw_config[PORT_MAX];     /* 400*2=800 */
1090
1091         struct shared_feat_cfg   shared_feature_config;            /* 4 */
1092
1093         struct port_feat_cfg     port_feature_config[PORT_MAX];/* 116*2=232 */
1094
1095 };
1096
1097
1098 #if !defined(__LITTLE_ENDIAN) && !defined(__BIG_ENDIAN)
1099         #error "Missing either LITTLE_ENDIAN or BIG_ENDIAN definition."
1100 #endif
1101
1102 #define FUNC_0              0
1103 #define FUNC_1              1
1104 #define FUNC_2              2
1105 #define FUNC_3              3
1106 #define FUNC_4              4
1107 #define FUNC_5              5
1108 #define FUNC_6              6
1109 #define FUNC_7              7
1110 #define E1_FUNC_MAX         2
1111 #define E1H_FUNC_MAX            8
1112 #define E2_FUNC_MAX         4   /* per path */
1113
1114 #define VN_0                0
1115 #define VN_1                1
1116 #define VN_2                2
1117 #define VN_3                3
1118 #define E1VN_MAX            1
1119 #define E1HVN_MAX           4
1120
1121 #define E2_VF_MAX           64  /* HC_REG_VF_CONFIGURATION_SIZE */
1122 /* This value (in milliseconds) determines the frequency of the driver
1123  * issuing the PULSE message code.  The firmware monitors this periodic
1124  * pulse to determine when to switch to an OS-absent mode. */
1125 #define DRV_PULSE_PERIOD_MS     250
1126
1127 /* This value (in milliseconds) determines how long the driver should
1128  * wait for an acknowledgement from the firmware before timing out.  Once
1129  * the firmware has timed out, the driver will assume there is no firmware
1130  * running and there won't be any firmware-driver synchronization during a
1131  * driver reset. */
1132 #define FW_ACK_TIME_OUT_MS      5000
1133
1134 #define FW_ACK_POLL_TIME_MS     1
1135
1136 #define FW_ACK_NUM_OF_POLL  (FW_ACK_TIME_OUT_MS/FW_ACK_POLL_TIME_MS)
1137
1138 #define MFW_TRACE_SIGNATURE     0x54524342
1139
1140 /****************************************************************************
1141  * Driver <-> FW Mailbox                                                    *
1142  ****************************************************************************/
1143 struct drv_port_mb {
1144
1145         u32 link_status;
1146         /* Driver should update this field on any link change event */
1147
1148         #define LINK_STATUS_NONE                                (0<<0)
1149         #define LINK_STATUS_LINK_FLAG_MASK                      0x00000001
1150         #define LINK_STATUS_LINK_UP                             0x00000001
1151         #define LINK_STATUS_SPEED_AND_DUPLEX_MASK               0x0000001E
1152         #define LINK_STATUS_SPEED_AND_DUPLEX_AN_NOT_COMPLETE    (0<<1)
1153         #define LINK_STATUS_SPEED_AND_DUPLEX_10THD              (1<<1)
1154         #define LINK_STATUS_SPEED_AND_DUPLEX_10TFD              (2<<1)
1155         #define LINK_STATUS_SPEED_AND_DUPLEX_100TXHD            (3<<1)
1156         #define LINK_STATUS_SPEED_AND_DUPLEX_100T4              (4<<1)
1157         #define LINK_STATUS_SPEED_AND_DUPLEX_100TXFD            (5<<1)
1158         #define LINK_STATUS_SPEED_AND_DUPLEX_1000THD            (6<<1)
1159         #define LINK_STATUS_SPEED_AND_DUPLEX_1000TFD            (7<<1)
1160         #define LINK_STATUS_SPEED_AND_DUPLEX_1000XFD            (7<<1)
1161         #define LINK_STATUS_SPEED_AND_DUPLEX_2500THD            (8<<1)
1162         #define LINK_STATUS_SPEED_AND_DUPLEX_2500TFD            (9<<1)
1163         #define LINK_STATUS_SPEED_AND_DUPLEX_2500XFD            (9<<1)
1164         #define LINK_STATUS_SPEED_AND_DUPLEX_10GTFD             (10<<1)
1165         #define LINK_STATUS_SPEED_AND_DUPLEX_10GXFD             (10<<1)
1166         #define LINK_STATUS_SPEED_AND_DUPLEX_20GTFD             (11<<1)
1167         #define LINK_STATUS_SPEED_AND_DUPLEX_20GXFD             (11<<1)
1168
1169         #define LINK_STATUS_AUTO_NEGOTIATE_FLAG_MASK            0x00000020
1170         #define LINK_STATUS_AUTO_NEGOTIATE_ENABLED              0x00000020
1171
1172         #define LINK_STATUS_AUTO_NEGOTIATE_COMPLETE             0x00000040
1173         #define LINK_STATUS_PARALLEL_DETECTION_FLAG_MASK        0x00000080
1174         #define LINK_STATUS_PARALLEL_DETECTION_USED             0x00000080
1175
1176         #define LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE        0x00000200
1177         #define LINK_STATUS_LINK_PARTNER_1000THD_CAPABLE        0x00000400
1178         #define LINK_STATUS_LINK_PARTNER_100T4_CAPABLE          0x00000800
1179         #define LINK_STATUS_LINK_PARTNER_100TXFD_CAPABLE        0x00001000
1180         #define LINK_STATUS_LINK_PARTNER_100TXHD_CAPABLE        0x00002000
1181         #define LINK_STATUS_LINK_PARTNER_10TFD_CAPABLE          0x00004000
1182         #define LINK_STATUS_LINK_PARTNER_10THD_CAPABLE          0x00008000
1183
1184         #define LINK_STATUS_TX_FLOW_CONTROL_FLAG_MASK           0x00010000
1185         #define LINK_STATUS_TX_FLOW_CONTROL_ENABLED             0x00010000
1186
1187         #define LINK_STATUS_RX_FLOW_CONTROL_FLAG_MASK           0x00020000
1188         #define LINK_STATUS_RX_FLOW_CONTROL_ENABLED             0x00020000
1189
1190         #define LINK_STATUS_LINK_PARTNER_FLOW_CONTROL_MASK      0x000C0000
1191         #define LINK_STATUS_LINK_PARTNER_NOT_PAUSE_CAPABLE      (0<<18)
1192         #define LINK_STATUS_LINK_PARTNER_SYMMETRIC_PAUSE        (1<<18)
1193         #define LINK_STATUS_LINK_PARTNER_ASYMMETRIC_PAUSE       (2<<18)
1194         #define LINK_STATUS_LINK_PARTNER_BOTH_PAUSE             (3<<18)
1195
1196         #define LINK_STATUS_SERDES_LINK                         0x00100000
1197
1198         #define LINK_STATUS_LINK_PARTNER_2500XFD_CAPABLE        0x00200000
1199         #define LINK_STATUS_LINK_PARTNER_2500XHD_CAPABLE        0x00400000
1200         #define LINK_STATUS_LINK_PARTNER_10GXFD_CAPABLE         0x00800000
1201         #define LINK_STATUS_LINK_PARTNER_20GXFD_CAPABLE         0x10000000
1202
1203         #define LINK_STATUS_PFC_ENABLED                         0x20000000
1204
1205         #define LINK_STATUS_PHYSICAL_LINK_FLAG                  0x40000000
1206         #define LINK_STATUS_SFP_TX_FAULT                        0x80000000
1207
1208         u32 port_stx;
1209
1210         u32 stat_nig_timer;
1211
1212         /* MCP firmware does not use this field */
1213         u32 ext_phy_fw_version;
1214
1215 };
1216
1217
1218 struct drv_func_mb {
1219
1220         u32 drv_mb_header;
1221         #define DRV_MSG_CODE_MASK                       0xffff0000
1222         #define DRV_MSG_CODE_LOAD_REQ                   0x10000000
1223         #define DRV_MSG_CODE_LOAD_DONE                  0x11000000
1224         #define DRV_MSG_CODE_UNLOAD_REQ_WOL_EN          0x20000000
1225         #define DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS         0x20010000
1226         #define DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP         0x20020000
1227         #define DRV_MSG_CODE_UNLOAD_DONE                0x21000000
1228         #define DRV_MSG_CODE_DCC_OK                     0x30000000
1229         #define DRV_MSG_CODE_DCC_FAILURE                0x31000000
1230         #define DRV_MSG_CODE_DIAG_ENTER_REQ             0x50000000
1231         #define DRV_MSG_CODE_DIAG_EXIT_REQ              0x60000000
1232         #define DRV_MSG_CODE_VALIDATE_KEY               0x70000000
1233         #define DRV_MSG_CODE_GET_CURR_KEY               0x80000000
1234         #define DRV_MSG_CODE_GET_UPGRADE_KEY            0x81000000
1235         #define DRV_MSG_CODE_GET_MANUF_KEY              0x82000000
1236         #define DRV_MSG_CODE_LOAD_L2B_PRAM              0x90000000
1237         /*
1238          * The optic module verification command requires bootcode
1239          * v5.0.6 or later, te specific optic module verification command
1240          * requires bootcode v5.2.12 or later
1241          */
1242         #define DRV_MSG_CODE_VRFY_FIRST_PHY_OPT_MDL     0xa0000000
1243         #define REQ_BC_VER_4_VRFY_FIRST_PHY_OPT_MDL     0x00050006
1244         #define DRV_MSG_CODE_VRFY_SPECIFIC_PHY_OPT_MDL  0xa1000000
1245         #define REQ_BC_VER_4_VRFY_SPECIFIC_PHY_OPT_MDL  0x00050234
1246         #define DRV_MSG_CODE_VRFY_AFEX_SUPPORTED        0xa2000000
1247         #define REQ_BC_VER_4_VRFY_AFEX_SUPPORTED        0x00070002
1248         #define REQ_BC_VER_4_SFP_TX_DISABLE_SUPPORTED   0x00070014
1249         #define REQ_BC_VER_4_MT_SUPPORTED               0x00070201
1250         #define REQ_BC_VER_4_PFC_STATS_SUPPORTED        0x00070201
1251         #define REQ_BC_VER_4_FCOE_FEATURES              0x00070209
1252
1253         #define DRV_MSG_CODE_DCBX_ADMIN_PMF_MSG         0xb0000000
1254         #define DRV_MSG_CODE_DCBX_PMF_DRV_OK            0xb2000000
1255         #define REQ_BC_VER_4_DCBX_ADMIN_MSG_NON_PMF     0x00070401
1256
1257         #define DRV_MSG_CODE_VF_DISABLED_DONE           0xc0000000
1258
1259         #define DRV_MSG_CODE_AFEX_DRIVER_SETMAC         0xd0000000
1260         #define DRV_MSG_CODE_AFEX_LISTGET_ACK           0xd1000000
1261         #define DRV_MSG_CODE_AFEX_LISTSET_ACK           0xd2000000
1262         #define DRV_MSG_CODE_AFEX_STATSGET_ACK          0xd3000000
1263         #define DRV_MSG_CODE_AFEX_VIFSET_ACK            0xd4000000
1264
1265         #define DRV_MSG_CODE_DRV_INFO_ACK               0xd8000000
1266         #define DRV_MSG_CODE_DRV_INFO_NACK              0xd9000000
1267
1268         #define DRV_MSG_CODE_EEE_RESULTS_ACK            0xda000000
1269
1270         #define DRV_MSG_CODE_SET_MF_BW                  0xe0000000
1271         #define REQ_BC_VER_4_SET_MF_BW                  0x00060202
1272         #define DRV_MSG_CODE_SET_MF_BW_ACK              0xe1000000
1273
1274         #define DRV_MSG_CODE_LINK_STATUS_CHANGED        0x01000000
1275
1276         #define DRV_MSG_CODE_INITIATE_FLR               0x02000000
1277         #define REQ_BC_VER_4_INITIATE_FLR               0x00070213
1278
1279         #define BIOS_MSG_CODE_LIC_CHALLENGE             0xff010000
1280         #define BIOS_MSG_CODE_LIC_RESPONSE              0xff020000
1281         #define BIOS_MSG_CODE_VIRT_MAC_PRIM             0xff030000
1282         #define BIOS_MSG_CODE_VIRT_MAC_ISCSI            0xff040000
1283
1284         #define DRV_MSG_SEQ_NUMBER_MASK                 0x0000ffff
1285
1286         u32 drv_mb_param;
1287         #define DRV_MSG_CODE_SET_MF_BW_MIN_MASK         0x00ff0000
1288         #define DRV_MSG_CODE_SET_MF_BW_MAX_MASK         0xff000000
1289
1290         #define DRV_MSG_CODE_UNLOAD_SKIP_LINK_RESET     0x00000002
1291
1292         #define DRV_MSG_CODE_LOAD_REQ_WITH_LFA          0x0000100a
1293         u32 fw_mb_header;
1294         #define FW_MSG_CODE_MASK                        0xffff0000
1295         #define FW_MSG_CODE_DRV_LOAD_COMMON             0x10100000
1296         #define FW_MSG_CODE_DRV_LOAD_PORT               0x10110000
1297         #define FW_MSG_CODE_DRV_LOAD_FUNCTION           0x10120000
1298         /* Load common chip is supported from bc 6.0.0  */
1299         #define REQ_BC_VER_4_DRV_LOAD_COMMON_CHIP       0x00060000
1300         #define FW_MSG_CODE_DRV_LOAD_COMMON_CHIP        0x10130000
1301
1302         #define FW_MSG_CODE_DRV_LOAD_REFUSED            0x10200000
1303         #define FW_MSG_CODE_DRV_LOAD_DONE               0x11100000
1304         #define FW_MSG_CODE_DRV_UNLOAD_COMMON           0x20100000
1305         #define FW_MSG_CODE_DRV_UNLOAD_PORT             0x20110000
1306         #define FW_MSG_CODE_DRV_UNLOAD_FUNCTION         0x20120000
1307         #define FW_MSG_CODE_DRV_UNLOAD_DONE             0x21100000
1308         #define FW_MSG_CODE_DCC_DONE                    0x30100000
1309         #define FW_MSG_CODE_LLDP_DONE                   0x40100000
1310         #define FW_MSG_CODE_DIAG_ENTER_DONE             0x50100000
1311         #define FW_MSG_CODE_DIAG_REFUSE                 0x50200000
1312         #define FW_MSG_CODE_DIAG_EXIT_DONE              0x60100000
1313         #define FW_MSG_CODE_VALIDATE_KEY_SUCCESS        0x70100000
1314         #define FW_MSG_CODE_VALIDATE_KEY_FAILURE        0x70200000
1315         #define FW_MSG_CODE_GET_KEY_DONE                0x80100000
1316         #define FW_MSG_CODE_NO_KEY                      0x80f00000
1317         #define FW_MSG_CODE_LIC_INFO_NOT_READY          0x80f80000
1318         #define FW_MSG_CODE_L2B_PRAM_LOADED             0x90100000
1319         #define FW_MSG_CODE_L2B_PRAM_T_LOAD_FAILURE     0x90210000
1320         #define FW_MSG_CODE_L2B_PRAM_C_LOAD_FAILURE     0x90220000
1321         #define FW_MSG_CODE_L2B_PRAM_X_LOAD_FAILURE     0x90230000
1322         #define FW_MSG_CODE_L2B_PRAM_U_LOAD_FAILURE     0x90240000
1323         #define FW_MSG_CODE_VRFY_OPT_MDL_SUCCESS        0xa0100000
1324         #define FW_MSG_CODE_VRFY_OPT_MDL_INVLD_IMG      0xa0200000
1325         #define FW_MSG_CODE_VRFY_OPT_MDL_UNAPPROVED     0xa0300000
1326         #define FW_MSG_CODE_VF_DISABLED_DONE            0xb0000000
1327         #define FW_MSG_CODE_HW_SET_INVALID_IMAGE        0xb0100000
1328
1329         #define FW_MSG_CODE_AFEX_DRIVER_SETMAC_DONE     0xd0100000
1330         #define FW_MSG_CODE_AFEX_LISTGET_ACK            0xd1100000
1331         #define FW_MSG_CODE_AFEX_LISTSET_ACK            0xd2100000
1332         #define FW_MSG_CODE_AFEX_STATSGET_ACK           0xd3100000
1333         #define FW_MSG_CODE_AFEX_VIFSET_ACK             0xd4100000
1334
1335         #define FW_MSG_CODE_DRV_INFO_ACK                0xd8100000
1336         #define FW_MSG_CODE_DRV_INFO_NACK               0xd9100000
1337
1338         #define FW_MSG_CODE_EEE_RESULS_ACK              0xda100000
1339
1340         #define FW_MSG_CODE_SET_MF_BW_SENT              0xe0000000
1341         #define FW_MSG_CODE_SET_MF_BW_DONE              0xe1000000
1342
1343         #define FW_MSG_CODE_LINK_CHANGED_ACK            0x01100000
1344
1345         #define FW_MSG_CODE_LIC_CHALLENGE               0xff010000
1346         #define FW_MSG_CODE_LIC_RESPONSE                0xff020000
1347         #define FW_MSG_CODE_VIRT_MAC_PRIM               0xff030000
1348         #define FW_MSG_CODE_VIRT_MAC_ISCSI              0xff040000
1349
1350         #define FW_MSG_SEQ_NUMBER_MASK                  0x0000ffff
1351
1352         u32 fw_mb_param;
1353
1354         u32 drv_pulse_mb;
1355         #define DRV_PULSE_SEQ_MASK                      0x00007fff
1356         #define DRV_PULSE_SYSTEM_TIME_MASK              0xffff0000
1357         /*
1358          * The system time is in the format of
1359          * (year-2001)*12*32 + month*32 + day.
1360          */
1361         #define DRV_PULSE_ALWAYS_ALIVE                  0x00008000
1362         /*
1363          * Indicate to the firmware not to go into the
1364          * OS-absent when it is not getting driver pulse.
1365          * This is used for debugging as well for PXE(MBA).
1366          */
1367
1368         u32 mcp_pulse_mb;
1369         #define MCP_PULSE_SEQ_MASK                      0x00007fff
1370         #define MCP_PULSE_ALWAYS_ALIVE                  0x00008000
1371         /* Indicates to the driver not to assert due to lack
1372          * of MCP response */
1373         #define MCP_EVENT_MASK                          0xffff0000
1374         #define MCP_EVENT_OTHER_DRIVER_RESET_REQ        0x00010000
1375
1376         u32 iscsi_boot_signature;
1377         u32 iscsi_boot_block_offset;
1378
1379         u32 drv_status;
1380         #define DRV_STATUS_PMF                          0x00000001
1381         #define DRV_STATUS_VF_DISABLED                  0x00000002
1382         #define DRV_STATUS_SET_MF_BW                    0x00000004
1383         #define DRV_STATUS_LINK_EVENT                   0x00000008
1384
1385         #define DRV_STATUS_DCC_EVENT_MASK               0x0000ff00
1386         #define DRV_STATUS_DCC_DISABLE_ENABLE_PF        0x00000100
1387         #define DRV_STATUS_DCC_BANDWIDTH_ALLOCATION     0x00000200
1388         #define DRV_STATUS_DCC_CHANGE_MAC_ADDRESS       0x00000400
1389         #define DRV_STATUS_DCC_RESERVED1                0x00000800
1390         #define DRV_STATUS_DCC_SET_PROTOCOL             0x00001000
1391         #define DRV_STATUS_DCC_SET_PRIORITY             0x00002000
1392
1393         #define DRV_STATUS_DCBX_EVENT_MASK              0x000f0000
1394         #define DRV_STATUS_DCBX_NEGOTIATION_RESULTS     0x00010000
1395         #define DRV_STATUS_AFEX_EVENT_MASK              0x03f00000
1396         #define DRV_STATUS_AFEX_LISTGET_REQ             0x00100000
1397         #define DRV_STATUS_AFEX_LISTSET_REQ             0x00200000
1398         #define DRV_STATUS_AFEX_STATSGET_REQ            0x00400000
1399         #define DRV_STATUS_AFEX_VIFSET_REQ              0x00800000
1400
1401         #define DRV_STATUS_DRV_INFO_REQ                 0x04000000
1402
1403         #define DRV_STATUS_EEE_NEGOTIATION_RESULTS      0x08000000
1404
1405         u32 virt_mac_upper;
1406         #define VIRT_MAC_SIGN_MASK                      0xffff0000
1407         #define VIRT_MAC_SIGNATURE                      0x564d0000
1408         u32 virt_mac_lower;
1409
1410 };
1411
1412
1413 /****************************************************************************
1414  * Management firmware state                                                *
1415  ****************************************************************************/
1416 /* Allocate 440 bytes for management firmware */
1417 #define MGMTFW_STATE_WORD_SIZE                          110
1418
1419 struct mgmtfw_state {
1420         u32 opaque[MGMTFW_STATE_WORD_SIZE];
1421 };
1422
1423
1424 /****************************************************************************
1425  * Multi-Function configuration                                             *
1426  ****************************************************************************/
1427 struct shared_mf_cfg {
1428
1429         u32 clp_mb;
1430         #define SHARED_MF_CLP_SET_DEFAULT               0x00000000
1431         /* set by CLP */
1432         #define SHARED_MF_CLP_EXIT                      0x00000001
1433         /* set by MCP */
1434         #define SHARED_MF_CLP_EXIT_DONE                 0x00010000
1435
1436 };
1437
1438 struct port_mf_cfg {
1439
1440         u32 dynamic_cfg;    /* device control channel */
1441         #define PORT_MF_CFG_E1HOV_TAG_MASK              0x0000ffff
1442         #define PORT_MF_CFG_E1HOV_TAG_SHIFT             0
1443         #define PORT_MF_CFG_E1HOV_TAG_DEFAULT         PORT_MF_CFG_E1HOV_TAG_MASK
1444
1445         u32 reserved[1];
1446
1447 };
1448
1449 struct func_mf_cfg {
1450
1451         u32 config;
1452         /* E/R/I/D */
1453         /* function 0 of each port cannot be hidden */
1454         #define FUNC_MF_CFG_FUNC_HIDE                   0x00000001
1455
1456         #define FUNC_MF_CFG_PROTOCOL_MASK               0x00000006
1457         #define FUNC_MF_CFG_PROTOCOL_FCOE               0x00000000
1458         #define FUNC_MF_CFG_PROTOCOL_ETHERNET           0x00000002
1459         #define FUNC_MF_CFG_PROTOCOL_ETHERNET_WITH_RDMA 0x00000004
1460         #define FUNC_MF_CFG_PROTOCOL_ISCSI              0x00000006
1461         #define FUNC_MF_CFG_PROTOCOL_DEFAULT \
1462                                 FUNC_MF_CFG_PROTOCOL_ETHERNET_WITH_RDMA
1463
1464         #define FUNC_MF_CFG_FUNC_DISABLED               0x00000008
1465         #define FUNC_MF_CFG_FUNC_DELETED                0x00000010
1466
1467         /* PRI */
1468         /* 0 - low priority, 3 - high priority */
1469         #define FUNC_MF_CFG_TRANSMIT_PRIORITY_MASK      0x00000300
1470         #define FUNC_MF_CFG_TRANSMIT_PRIORITY_SHIFT     8
1471         #define FUNC_MF_CFG_TRANSMIT_PRIORITY_DEFAULT   0x00000000
1472
1473         /* MINBW, MAXBW */
1474         /* value range - 0..100, increments in 100Mbps */
1475         #define FUNC_MF_CFG_MIN_BW_MASK                 0x00ff0000
1476         #define FUNC_MF_CFG_MIN_BW_SHIFT                16
1477         #define FUNC_MF_CFG_MIN_BW_DEFAULT              0x00000000
1478         #define FUNC_MF_CFG_MAX_BW_MASK                 0xff000000
1479         #define FUNC_MF_CFG_MAX_BW_SHIFT                24
1480         #define FUNC_MF_CFG_MAX_BW_DEFAULT              0x64000000
1481
1482         u32 mac_upper;      /* MAC */
1483         #define FUNC_MF_CFG_UPPERMAC_MASK               0x0000ffff
1484         #define FUNC_MF_CFG_UPPERMAC_SHIFT              0
1485         #define FUNC_MF_CFG_UPPERMAC_DEFAULT           FUNC_MF_CFG_UPPERMAC_MASK
1486         u32 mac_lower;
1487         #define FUNC_MF_CFG_LOWERMAC_DEFAULT            0xffffffff
1488
1489         u32 e1hov_tag;  /* VNI */
1490         #define FUNC_MF_CFG_E1HOV_TAG_MASK              0x0000ffff
1491         #define FUNC_MF_CFG_E1HOV_TAG_SHIFT             0
1492         #define FUNC_MF_CFG_E1HOV_TAG_DEFAULT         FUNC_MF_CFG_E1HOV_TAG_MASK
1493
1494         /* afex default VLAN ID - 12 bits */
1495         #define FUNC_MF_CFG_AFEX_VLAN_MASK              0x0fff0000
1496         #define FUNC_MF_CFG_AFEX_VLAN_SHIFT             16
1497
1498         u32 afex_config;
1499         #define FUNC_MF_CFG_AFEX_COS_FILTER_MASK                     0x000000ff
1500         #define FUNC_MF_CFG_AFEX_COS_FILTER_SHIFT                    0
1501         #define FUNC_MF_CFG_AFEX_MBA_ENABLED_MASK                    0x0000ff00
1502         #define FUNC_MF_CFG_AFEX_MBA_ENABLED_SHIFT                   8
1503         #define FUNC_MF_CFG_AFEX_MBA_ENABLED_VAL                     0x00000100
1504         #define FUNC_MF_CFG_AFEX_VLAN_MODE_MASK                      0x000f0000
1505         #define FUNC_MF_CFG_AFEX_VLAN_MODE_SHIFT                     16
1506
1507         u32 reserved;
1508 };
1509
1510 enum mf_cfg_afex_vlan_mode {
1511         FUNC_MF_CFG_AFEX_VLAN_TRUNK_MODE = 0,
1512         FUNC_MF_CFG_AFEX_VLAN_ACCESS_MODE,
1513         FUNC_MF_CFG_AFEX_VLAN_TRUNK_TAG_NATIVE_MODE
1514 };
1515
1516 /* This structure is not applicable and should not be accessed on 57711 */
1517 struct func_ext_cfg {
1518         u32 func_cfg;
1519         #define MACP_FUNC_CFG_FLAGS_MASK                0x000000FF
1520         #define MACP_FUNC_CFG_FLAGS_SHIFT               0
1521         #define MACP_FUNC_CFG_FLAGS_ENABLED             0x00000001
1522         #define MACP_FUNC_CFG_FLAGS_ETHERNET            0x00000002
1523         #define MACP_FUNC_CFG_FLAGS_ISCSI_OFFLOAD       0x00000004
1524         #define MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD        0x00000008
1525
1526         u32 iscsi_mac_addr_upper;
1527         u32 iscsi_mac_addr_lower;
1528
1529         u32 fcoe_mac_addr_upper;
1530         u32 fcoe_mac_addr_lower;
1531
1532         u32 fcoe_wwn_port_name_upper;
1533         u32 fcoe_wwn_port_name_lower;
1534
1535         u32 fcoe_wwn_node_name_upper;
1536         u32 fcoe_wwn_node_name_lower;
1537
1538         u32 preserve_data;
1539         #define MF_FUNC_CFG_PRESERVE_L2_MAC             (1<<0)
1540         #define MF_FUNC_CFG_PRESERVE_ISCSI_MAC          (1<<1)
1541         #define MF_FUNC_CFG_PRESERVE_FCOE_MAC           (1<<2)
1542         #define MF_FUNC_CFG_PRESERVE_FCOE_WWN_P         (1<<3)
1543         #define MF_FUNC_CFG_PRESERVE_FCOE_WWN_N         (1<<4)
1544         #define MF_FUNC_CFG_PRESERVE_TX_BW              (1<<5)
1545 };
1546
1547 struct mf_cfg {
1548
1549         struct shared_mf_cfg    shared_mf_config;       /* 0x4 */
1550                                                         /* 0x8*2*2=0x20 */
1551         struct port_mf_cfg  port_mf_config[NVM_PATH_MAX][PORT_MAX];
1552         /* for all chips, there are 8 mf functions */
1553         struct func_mf_cfg  func_mf_config[E1H_FUNC_MAX]; /* 0x18 * 8 = 0xc0 */
1554         /*
1555          * Extended configuration per function  - this array does not exist and
1556          * should not be accessed on 57711
1557          */
1558         struct func_ext_cfg func_ext_config[E1H_FUNC_MAX]; /* 0x28 * 8 = 0x140*/
1559 }; /* 0x224 */
1560
1561 /****************************************************************************
1562  * Shared Memory Region                                                     *
1563  ****************************************************************************/
1564 struct shmem_region {                  /*   SharedMem Offset (size) */
1565
1566         u32         validity_map[PORT_MAX];  /* 0x0 (4*2 = 0x8) */
1567         #define SHR_MEM_FORMAT_REV_MASK                     0xff000000
1568         #define SHR_MEM_FORMAT_REV_ID                       ('A'<<24)
1569         /* validity bits */
1570         #define SHR_MEM_VALIDITY_PCI_CFG                    0x00100000
1571         #define SHR_MEM_VALIDITY_MB                         0x00200000
1572         #define SHR_MEM_VALIDITY_DEV_INFO                   0x00400000
1573         #define SHR_MEM_VALIDITY_RESERVED                   0x00000007
1574         /* One licensing bit should be set */
1575         #define SHR_MEM_VALIDITY_LIC_KEY_IN_EFFECT_MASK     0x00000038
1576         #define SHR_MEM_VALIDITY_LIC_MANUF_KEY_IN_EFFECT    0x00000008
1577         #define SHR_MEM_VALIDITY_LIC_UPGRADE_KEY_IN_EFFECT  0x00000010
1578         #define SHR_MEM_VALIDITY_LIC_NO_KEY_IN_EFFECT       0x00000020
1579         /* Active MFW */
1580         #define SHR_MEM_VALIDITY_ACTIVE_MFW_UNKNOWN         0x00000000
1581         #define SHR_MEM_VALIDITY_ACTIVE_MFW_MASK            0x000001c0
1582         #define SHR_MEM_VALIDITY_ACTIVE_MFW_IPMI            0x00000040
1583         #define SHR_MEM_VALIDITY_ACTIVE_MFW_UMP             0x00000080
1584         #define SHR_MEM_VALIDITY_ACTIVE_MFW_NCSI            0x000000c0
1585         #define SHR_MEM_VALIDITY_ACTIVE_MFW_NONE            0x000001c0
1586
1587         struct shm_dev_info dev_info;        /* 0x8     (0x438) */
1588
1589         struct license_key       drv_lic_key[PORT_MAX]; /* 0x440 (52*2=0x68) */
1590
1591         /* FW information (for internal FW use) */
1592         u32         fw_info_fio_offset;         /* 0x4a8       (0x4) */
1593         struct mgmtfw_state mgmtfw_state;       /* 0x4ac     (0x1b8) */
1594
1595         struct drv_port_mb  port_mb[PORT_MAX];  /* 0x664 (16*2=0x20) */
1596
1597 #ifdef BMAPI
1598         /* This is a variable length array */
1599         /* the number of function depends on the chip type */
1600         struct drv_func_mb func_mb[1];  /* 0x684 (44*2/4/8=0x58/0xb0/0x160) */
1601 #else
1602         /* the number of function depends on the chip type */
1603         struct drv_func_mb  func_mb[];  /* 0x684 (44*2/4/8=0x58/0xb0/0x160) */
1604 #endif /* BMAPI */
1605
1606 }; /* 57710 = 0x6dc | 57711 = 0x7E4 | 57712 = 0x734 */
1607
1608 /****************************************************************************
1609  * Shared Memory 2 Region                                                   *
1610  ****************************************************************************/
1611 /* The fw_flr_ack is actually built in the following way:                   */
1612 /* 8 bit:  PF ack                                                           */
1613 /* 64 bit: VF ack                                                           */
1614 /* 8 bit:  ios_dis_ack                                                      */
1615 /* In order to maintain endianity in the mailbox hsi, we want to keep using */
1616 /* u32. The fw must have the VF right after the PF since this is how it     */
1617 /* access arrays(it expects always the VF to reside after the PF, and that  */
1618 /* makes the calculation much easier for it. )                              */
1619 /* In order to answer both limitations, and keep the struct small, the code */
1620 /* will abuse the structure defined here to achieve the actual partition    */
1621 /* above                                                                    */
1622 /****************************************************************************/
1623 struct fw_flr_ack {
1624         u32         pf_ack;
1625         u32         vf_ack[1];
1626         u32         iov_dis_ack;
1627 };
1628
1629 struct fw_flr_mb {
1630         u32         aggint;
1631         u32         opgen_addr;
1632         struct fw_flr_ack ack;
1633 };
1634
1635 struct eee_remote_vals {
1636         u32         tx_tw;
1637         u32         rx_tw;
1638 };
1639
1640 /**** SUPPORT FOR SHMEM ARRRAYS ***
1641  * The SHMEM HSI is aligned on 32 bit boundaries which makes it difficult to
1642  * define arrays with storage types smaller then unsigned dwords.
1643  * The macros below add generic support for SHMEM arrays with numeric elements
1644  * that can span 2,4,8 or 16 bits. The array underlying type is a 32 bit dword
1645  * array with individual bit-filed elements accessed using shifts and masks.
1646  *
1647  */
1648
1649 /* eb is the bitwidth of a single element */
1650 #define SHMEM_ARRAY_MASK(eb)            ((1<<(eb))-1)
1651 #define SHMEM_ARRAY_ENTRY(i, eb)        ((i)/(32/(eb)))
1652
1653 /* the bit-position macro allows the used to flip the order of the arrays
1654  * elements on a per byte or word boundary.
1655  *
1656  * example: an array with 8 entries each 4 bit wide. This array will fit into
1657  * a single dword. The diagrmas below show the array order of the nibbles.
1658  *
1659  * SHMEM_ARRAY_BITPOS(i, 4, 4) defines the stadard ordering:
1660  *
1661  *                |                |                |               |
1662  *   0    |   1   |   2    |   3   |   4    |   5   |   6   |   7   |
1663  *                |                |                |               |
1664  *
1665  * SHMEM_ARRAY_BITPOS(i, 4, 8) defines a flip ordering per byte:
1666  *
1667  *                |                |                |               |
1668  *   1   |   0    |   3    |   2   |   5    |   4   |   7   |   6   |
1669  *                |                |                |               |
1670  *
1671  * SHMEM_ARRAY_BITPOS(i, 4, 16) defines a flip ordering per word:
1672  *
1673  *                |                |                |               |
1674  *   3   |   2    |   1   |   0    |   7   |   6    |   5   |   4   |
1675  *                |                |                |               |
1676  */
1677 #define SHMEM_ARRAY_BITPOS(i, eb, fb)   \
1678         ((((32/(fb)) - 1 - ((i)/((fb)/(eb))) % (32/(fb))) * (fb)) + \
1679         (((i)%((fb)/(eb))) * (eb)))
1680
1681 #define SHMEM_ARRAY_GET(a, i, eb, fb)                                   \
1682         ((a[SHMEM_ARRAY_ENTRY(i, eb)] >> SHMEM_ARRAY_BITPOS(i, eb, fb)) &  \
1683         SHMEM_ARRAY_MASK(eb))
1684
1685 #define SHMEM_ARRAY_SET(a, i, eb, fb, val)                              \
1686 do {                                                                       \
1687         a[SHMEM_ARRAY_ENTRY(i, eb)] &= ~(SHMEM_ARRAY_MASK(eb) <<           \
1688         SHMEM_ARRAY_BITPOS(i, eb, fb));                                    \
1689         a[SHMEM_ARRAY_ENTRY(i, eb)] |= (((val) & SHMEM_ARRAY_MASK(eb)) <<  \
1690         SHMEM_ARRAY_BITPOS(i, eb, fb));                                    \
1691 } while (0)
1692
1693
1694 /****START OF DCBX STRUCTURES DECLARATIONS****/
1695 #define DCBX_MAX_NUM_PRI_PG_ENTRIES     8
1696 #define DCBX_PRI_PG_BITWIDTH            4
1697 #define DCBX_PRI_PG_FBITS               8
1698 #define DCBX_PRI_PG_GET(a, i)           \
1699         SHMEM_ARRAY_GET(a, i, DCBX_PRI_PG_BITWIDTH, DCBX_PRI_PG_FBITS)
1700 #define DCBX_PRI_PG_SET(a, i, val)      \
1701         SHMEM_ARRAY_SET(a, i, DCBX_PRI_PG_BITWIDTH, DCBX_PRI_PG_FBITS, val)
1702 #define DCBX_MAX_NUM_PG_BW_ENTRIES      8
1703 #define DCBX_BW_PG_BITWIDTH             8
1704 #define DCBX_PG_BW_GET(a, i)            \
1705         SHMEM_ARRAY_GET(a, i, DCBX_BW_PG_BITWIDTH, DCBX_BW_PG_BITWIDTH)
1706 #define DCBX_PG_BW_SET(a, i, val)       \
1707         SHMEM_ARRAY_SET(a, i, DCBX_BW_PG_BITWIDTH, DCBX_BW_PG_BITWIDTH, val)
1708 #define DCBX_STRICT_PRI_PG              15
1709 #define DCBX_MAX_APP_PROTOCOL           16
1710 #define FCOE_APP_IDX                    0
1711 #define ISCSI_APP_IDX                   1
1712 #define PREDEFINED_APP_IDX_MAX          2
1713
1714
1715 /* Big/Little endian have the same representation. */
1716 struct dcbx_ets_feature {
1717         /*
1718          * For Admin MIB - is this feature supported by the
1719          * driver | For Local MIB - should this feature be enabled.
1720          */
1721         u32 enabled;
1722         u32  pg_bw_tbl[2];
1723         u32  pri_pg_tbl[1];
1724 };
1725
1726 /* Driver structure in LE */
1727 struct dcbx_pfc_feature {
1728 #ifdef __BIG_ENDIAN
1729         u8 pri_en_bitmap;
1730         #define DCBX_PFC_PRI_0 0x01
1731         #define DCBX_PFC_PRI_1 0x02
1732         #define DCBX_PFC_PRI_2 0x04
1733         #define DCBX_PFC_PRI_3 0x08
1734         #define DCBX_PFC_PRI_4 0x10
1735         #define DCBX_PFC_PRI_5 0x20
1736         #define DCBX_PFC_PRI_6 0x40
1737         #define DCBX_PFC_PRI_7 0x80
1738         u8 pfc_caps;
1739         u8 reserved;
1740         u8 enabled;
1741 #elif defined(__LITTLE_ENDIAN)
1742         u8 enabled;
1743         u8 reserved;
1744         u8 pfc_caps;
1745         u8 pri_en_bitmap;
1746         #define DCBX_PFC_PRI_0 0x01
1747         #define DCBX_PFC_PRI_1 0x02
1748         #define DCBX_PFC_PRI_2 0x04
1749         #define DCBX_PFC_PRI_3 0x08
1750         #define DCBX_PFC_PRI_4 0x10
1751         #define DCBX_PFC_PRI_5 0x20
1752         #define DCBX_PFC_PRI_6 0x40
1753         #define DCBX_PFC_PRI_7 0x80
1754 #endif
1755 };
1756
1757 struct dcbx_app_priority_entry {
1758 #ifdef __BIG_ENDIAN
1759         u16  app_id;
1760         u8  pri_bitmap;
1761         u8  appBitfield;
1762         #define DCBX_APP_ENTRY_VALID         0x01
1763         #define DCBX_APP_ENTRY_SF_MASK       0x30
1764         #define DCBX_APP_ENTRY_SF_SHIFT      4
1765         #define DCBX_APP_SF_ETH_TYPE         0x10
1766         #define DCBX_APP_SF_PORT             0x20
1767 #elif defined(__LITTLE_ENDIAN)
1768         u8 appBitfield;
1769         #define DCBX_APP_ENTRY_VALID         0x01
1770         #define DCBX_APP_ENTRY_SF_MASK       0x30
1771         #define DCBX_APP_ENTRY_SF_SHIFT      4
1772         #define DCBX_APP_SF_ETH_TYPE         0x10
1773         #define DCBX_APP_SF_PORT             0x20
1774         u8  pri_bitmap;
1775         u16  app_id;
1776 #endif
1777 };
1778
1779
1780 /* FW structure in BE */
1781 struct dcbx_app_priority_feature {
1782 #ifdef __BIG_ENDIAN
1783         u8 reserved;
1784         u8 default_pri;
1785         u8 tc_supported;
1786         u8 enabled;
1787 #elif defined(__LITTLE_ENDIAN)
1788         u8 enabled;
1789         u8 tc_supported;
1790         u8 default_pri;
1791         u8 reserved;
1792 #endif
1793         struct dcbx_app_priority_entry  app_pri_tbl[DCBX_MAX_APP_PROTOCOL];
1794 };
1795
1796 /* FW structure in BE */
1797 struct dcbx_features {
1798         /* PG feature */
1799         struct dcbx_ets_feature ets;
1800         /* PFC feature */
1801         struct dcbx_pfc_feature pfc;
1802         /* APP feature */
1803         struct dcbx_app_priority_feature app;
1804 };
1805
1806 /* LLDP protocol parameters */
1807 /* FW structure in BE */
1808 struct lldp_params {
1809 #ifdef __BIG_ENDIAN
1810         u8  msg_fast_tx_interval;
1811         u8  msg_tx_hold;
1812         u8  msg_tx_interval;
1813         u8  admin_status;
1814         #define LLDP_TX_ONLY  0x01
1815         #define LLDP_RX_ONLY  0x02
1816         #define LLDP_TX_RX    0x03
1817         #define LLDP_DISABLED 0x04
1818         u8  reserved1;
1819         u8  tx_fast;
1820         u8  tx_crd_max;
1821         u8  tx_crd;
1822 #elif defined(__LITTLE_ENDIAN)
1823         u8  admin_status;
1824         #define LLDP_TX_ONLY  0x01
1825         #define LLDP_RX_ONLY  0x02
1826         #define LLDP_TX_RX    0x03
1827         #define LLDP_DISABLED 0x04
1828         u8  msg_tx_interval;
1829         u8  msg_tx_hold;
1830         u8  msg_fast_tx_interval;
1831         u8  tx_crd;
1832         u8  tx_crd_max;
1833         u8  tx_fast;
1834         u8  reserved1;
1835 #endif
1836         #define REM_CHASSIS_ID_STAT_LEN 4
1837         #define REM_PORT_ID_STAT_LEN 4
1838         /* Holds remote Chassis ID TLV header, subtype and 9B of payload. */
1839         u32 peer_chassis_id[REM_CHASSIS_ID_STAT_LEN];
1840         /* Holds remote Port ID TLV header, subtype and 9B of payload. */
1841         u32 peer_port_id[REM_PORT_ID_STAT_LEN];
1842 };
1843
1844 struct lldp_dcbx_stat {
1845         #define LOCAL_CHASSIS_ID_STAT_LEN 2
1846         #define LOCAL_PORT_ID_STAT_LEN 2
1847         /* Holds local Chassis ID 8B payload of constant subtype 4. */
1848         u32 local_chassis_id[LOCAL_CHASSIS_ID_STAT_LEN];
1849         /* Holds local Port ID 8B payload of constant subtype 3. */
1850         u32 local_port_id[LOCAL_PORT_ID_STAT_LEN];
1851         /* Number of DCBX frames transmitted. */
1852         u32 num_tx_dcbx_pkts;
1853         /* Number of DCBX frames received. */
1854         u32 num_rx_dcbx_pkts;
1855 };
1856
1857 /* ADMIN MIB - DCBX local machine default configuration. */
1858 struct lldp_admin_mib {
1859         u32     ver_cfg_flags;
1860         #define DCBX_ETS_CONFIG_TX_ENABLED       0x00000001
1861         #define DCBX_PFC_CONFIG_TX_ENABLED       0x00000002
1862         #define DCBX_APP_CONFIG_TX_ENABLED       0x00000004
1863         #define DCBX_ETS_RECO_TX_ENABLED         0x00000008
1864         #define DCBX_ETS_RECO_VALID              0x00000010
1865         #define DCBX_ETS_WILLING                 0x00000020
1866         #define DCBX_PFC_WILLING                 0x00000040
1867         #define DCBX_APP_WILLING                 0x00000080
1868         #define DCBX_VERSION_CEE                 0x00000100
1869         #define DCBX_VERSION_IEEE                0x00000200
1870         #define DCBX_DCBX_ENABLED                0x00000400
1871         #define DCBX_CEE_VERSION_MASK            0x0000f000
1872         #define DCBX_CEE_VERSION_SHIFT           12
1873         #define DCBX_CEE_MAX_VERSION_MASK        0x000f0000
1874         #define DCBX_CEE_MAX_VERSION_SHIFT       16
1875         struct dcbx_features     features;
1876 };
1877
1878 /* REMOTE MIB - remote machine DCBX configuration. */
1879 struct lldp_remote_mib {
1880         u32 prefix_seq_num;
1881         u32 flags;
1882         #define DCBX_ETS_TLV_RX                  0x00000001
1883         #define DCBX_PFC_TLV_RX                  0x00000002
1884         #define DCBX_APP_TLV_RX                  0x00000004
1885         #define DCBX_ETS_RX_ERROR                0x00000010
1886         #define DCBX_PFC_RX_ERROR                0x00000020
1887         #define DCBX_APP_RX_ERROR                0x00000040
1888         #define DCBX_ETS_REM_WILLING             0x00000100
1889         #define DCBX_PFC_REM_WILLING             0x00000200
1890         #define DCBX_APP_REM_WILLING             0x00000400
1891         #define DCBX_REMOTE_ETS_RECO_VALID       0x00001000
1892         #define DCBX_REMOTE_MIB_VALID            0x00002000
1893         struct dcbx_features features;
1894         u32 suffix_seq_num;
1895 };
1896
1897 /* LOCAL MIB - operational DCBX configuration - transmitted on Tx LLDPDU. */
1898 struct lldp_local_mib {
1899         u32 prefix_seq_num;
1900         /* Indicates if there is mismatch with negotiation results. */
1901         u32 error;
1902         #define DCBX_LOCAL_ETS_ERROR             0x00000001
1903         #define DCBX_LOCAL_PFC_ERROR             0x00000002
1904         #define DCBX_LOCAL_APP_ERROR             0x00000004
1905         #define DCBX_LOCAL_PFC_MISMATCH          0x00000010
1906         #define DCBX_LOCAL_APP_MISMATCH          0x00000020
1907         #define DCBX_REMOTE_MIB_ERROR            0x00000040
1908         #define DCBX_REMOTE_ETS_TLV_NOT_FOUND    0x00000080
1909         #define DCBX_REMOTE_PFC_TLV_NOT_FOUND    0x00000100
1910         #define DCBX_REMOTE_APP_TLV_NOT_FOUND    0x00000200
1911         struct dcbx_features   features;
1912         u32 suffix_seq_num;
1913 };
1914 /***END OF DCBX STRUCTURES DECLARATIONS***/
1915
1916 /***********************************************************/
1917 /*                         Elink section                   */
1918 /***********************************************************/
1919 #define SHMEM_LINK_CONFIG_SIZE 2
1920 struct shmem_lfa {
1921         u32 req_duplex;
1922         #define REQ_DUPLEX_PHY0_MASK        0x0000ffff
1923         #define REQ_DUPLEX_PHY0_SHIFT       0
1924         #define REQ_DUPLEX_PHY1_MASK        0xffff0000
1925         #define REQ_DUPLEX_PHY1_SHIFT       16
1926         u32 req_flow_ctrl;
1927         #define REQ_FLOW_CTRL_PHY0_MASK     0x0000ffff
1928         #define REQ_FLOW_CTRL_PHY0_SHIFT    0
1929         #define REQ_FLOW_CTRL_PHY1_MASK     0xffff0000
1930         #define REQ_FLOW_CTRL_PHY1_SHIFT    16
1931         u32 req_line_speed; /* Also determine AutoNeg */
1932         #define REQ_LINE_SPD_PHY0_MASK      0x0000ffff
1933         #define REQ_LINE_SPD_PHY0_SHIFT     0
1934         #define REQ_LINE_SPD_PHY1_MASK      0xffff0000
1935         #define REQ_LINE_SPD_PHY1_SHIFT     16
1936         u32 speed_cap_mask[SHMEM_LINK_CONFIG_SIZE];
1937         u32 additional_config;
1938         #define REQ_FC_AUTO_ADV_MASK        0x0000ffff
1939         #define REQ_FC_AUTO_ADV0_SHIFT      0
1940         #define NO_LFA_DUE_TO_DCC_MASK      0x00010000
1941         u32 lfa_sts;
1942         #define LFA_LINK_FLAP_REASON_OFFSET             0
1943         #define LFA_LINK_FLAP_REASON_MASK               0x000000ff
1944                 #define LFA_LINK_DOWN                       0x1
1945                 #define LFA_LOOPBACK_ENABLED            0x2
1946                 #define LFA_DUPLEX_MISMATCH                 0x3
1947                 #define LFA_MFW_IS_TOO_OLD                  0x4
1948                 #define LFA_LINK_SPEED_MISMATCH         0x5
1949                 #define LFA_FLOW_CTRL_MISMATCH          0x6
1950                 #define LFA_SPEED_CAP_MISMATCH          0x7
1951                 #define LFA_DCC_LFA_DISABLED            0x8
1952                 #define LFA_EEE_MISMATCH                0x9
1953
1954         #define LINK_FLAP_AVOIDANCE_COUNT_OFFSET        8
1955         #define LINK_FLAP_AVOIDANCE_COUNT_MASK          0x0000ff00
1956
1957         #define LINK_FLAP_COUNT_OFFSET                  16
1958         #define LINK_FLAP_COUNT_MASK                    0x00ff0000
1959
1960         #define LFA_FLAGS_MASK                          0xff000000
1961         #define SHMEM_LFA_DONT_CLEAR_STAT               (1<<24)
1962 };
1963
1964 struct ncsi_oem_fcoe_features {
1965         u32 fcoe_features1;
1966         #define FCOE_FEATURES1_IOS_PER_CONNECTION_MASK          0x0000FFFF
1967         #define FCOE_FEATURES1_IOS_PER_CONNECTION_OFFSET        0
1968
1969         #define FCOE_FEATURES1_LOGINS_PER_PORT_MASK             0xFFFF0000
1970         #define FCOE_FEATURES1_LOGINS_PER_PORT_OFFSET           16
1971
1972         u32 fcoe_features2;
1973         #define FCOE_FEATURES2_EXCHANGES_MASK                   0x0000FFFF
1974         #define FCOE_FEATURES2_EXCHANGES_OFFSET                 0
1975
1976         #define FCOE_FEATURES2_NPIV_WWN_PER_PORT_MASK           0xFFFF0000
1977         #define FCOE_FEATURES2_NPIV_WWN_PER_PORT_OFFSET         16
1978
1979         u32 fcoe_features3;
1980         #define FCOE_FEATURES3_TARGETS_SUPPORTED_MASK           0x0000FFFF
1981         #define FCOE_FEATURES3_TARGETS_SUPPORTED_OFFSET         0
1982
1983         #define FCOE_FEATURES3_OUTSTANDING_COMMANDS_MASK        0xFFFF0000
1984         #define FCOE_FEATURES3_OUTSTANDING_COMMANDS_OFFSET      16
1985
1986         u32 fcoe_features4;
1987         #define FCOE_FEATURES4_FEATURE_SETTINGS_MASK            0x0000000F
1988         #define FCOE_FEATURES4_FEATURE_SETTINGS_OFFSET          0
1989 };
1990
1991 struct ncsi_oem_data {
1992         u32 driver_version[4];
1993         struct ncsi_oem_fcoe_features ncsi_oem_fcoe_features;
1994 };
1995
1996 struct shmem2_region {
1997
1998         u32 size;                                       /* 0x0000 */
1999
2000         u32 dcc_support;                                /* 0x0004 */
2001         #define SHMEM_DCC_SUPPORT_NONE                      0x00000000
2002         #define SHMEM_DCC_SUPPORT_DISABLE_ENABLE_PF_TLV     0x00000001
2003         #define SHMEM_DCC_SUPPORT_BANDWIDTH_ALLOCATION_TLV  0x00000004
2004         #define SHMEM_DCC_SUPPORT_CHANGE_MAC_ADDRESS_TLV    0x00000008
2005         #define SHMEM_DCC_SUPPORT_SET_PROTOCOL_TLV          0x00000040
2006         #define SHMEM_DCC_SUPPORT_SET_PRIORITY_TLV          0x00000080
2007
2008         u32 ext_phy_fw_version2[PORT_MAX];              /* 0x0008 */
2009         /*
2010          * For backwards compatibility, if the mf_cfg_addr does not exist
2011          * (the size filed is smaller than 0xc) the mf_cfg resides at the
2012          * end of struct shmem_region
2013          */
2014         u32 mf_cfg_addr;                                /* 0x0010 */
2015         #define SHMEM_MF_CFG_ADDR_NONE                  0x00000000
2016
2017         struct fw_flr_mb flr_mb;                        /* 0x0014 */
2018         u32 dcbx_lldp_params_offset;                    /* 0x0028 */
2019         #define SHMEM_LLDP_DCBX_PARAMS_NONE             0x00000000
2020         u32 dcbx_neg_res_offset;                        /* 0x002c */
2021         #define SHMEM_DCBX_NEG_RES_NONE                 0x00000000
2022         u32 dcbx_remote_mib_offset;                     /* 0x0030 */
2023         #define SHMEM_DCBX_REMOTE_MIB_NONE              0x00000000
2024         /*
2025          * The other shmemX_base_addr holds the other path's shmem address
2026          * required for example in case of common phy init, or for path1 to know
2027          * the address of mcp debug trace which is located in offset from shmem
2028          * of path0
2029          */
2030         u32 other_shmem_base_addr;                      /* 0x0034 */
2031         u32 other_shmem2_base_addr;                     /* 0x0038 */
2032         /*
2033          * mcp_vf_disabled is set by the MCP to indicate the driver about VFs
2034          * which were disabled/flred
2035          */
2036         u32 mcp_vf_disabled[E2_VF_MAX / 32];            /* 0x003c */
2037
2038         /*
2039          * drv_ack_vf_disabled is set by the PF driver to ack handled disabled
2040          * VFs
2041          */
2042         u32 drv_ack_vf_disabled[E2_FUNC_MAX][E2_VF_MAX / 32]; /* 0x0044 */
2043
2044         u32 dcbx_lldp_dcbx_stat_offset;                 /* 0x0064 */
2045         #define SHMEM_LLDP_DCBX_STAT_NONE               0x00000000
2046
2047         /*
2048          * edebug_driver_if field is used to transfer messages between edebug
2049          * app to the driver through shmem2.
2050          *
2051          * message format:
2052          * bits 0-2 -  function number / instance of driver to perform request
2053          * bits 3-5 -  op code / is_ack?
2054          * bits 6-63 - data
2055          */
2056         u32 edebug_driver_if[2];                        /* 0x0068 */
2057         #define EDEBUG_DRIVER_IF_OP_CODE_GET_PHYS_ADDR  1
2058         #define EDEBUG_DRIVER_IF_OP_CODE_GET_BUS_ADDR   2
2059         #define EDEBUG_DRIVER_IF_OP_CODE_DISABLE_STAT   3
2060
2061         u32 nvm_retain_bitmap_addr;                     /* 0x0070 */
2062
2063         /* afex support of that driver */
2064         u32 afex_driver_support;                        /* 0x0074 */
2065         #define SHMEM_AFEX_VERSION_MASK                  0x100f
2066         #define SHMEM_AFEX_SUPPORTED_VERSION_ONE         0x1001
2067         #define SHMEM_AFEX_REDUCED_DRV_LOADED            0x8000
2068
2069         /* driver receives addr in scratchpad to which it should respond */
2070         u32 afex_scratchpad_addr_to_write[E2_FUNC_MAX];
2071
2072         /* generic params from MCP to driver (value depends on the msg sent
2073          * to driver
2074          */
2075         u32 afex_param1_to_driver[E2_FUNC_MAX];         /* 0x0088 */
2076         u32 afex_param2_to_driver[E2_FUNC_MAX];         /* 0x0098 */
2077
2078         u32 swim_base_addr;                             /* 0x0108 */
2079         u32 swim_funcs;
2080         u32 swim_main_cb;
2081
2082         /* bitmap notifying which VIF profiles stored in nvram are enabled by
2083          * switch
2084          */
2085         u32 afex_profiles_enabled[2];
2086
2087         /* generic flags controlled by the driver */
2088         u32 drv_flags;
2089         #define DRV_FLAGS_DCB_CONFIGURED                0x1
2090
2091         /* pointer to extended dev_info shared data copied from nvm image */
2092         u32 extended_dev_info_shared_addr;
2093         u32 ncsi_oem_data_addr;
2094
2095         u32 ocsd_host_addr; /* initialized by option ROM */
2096         u32 ocbb_host_addr; /* initialized by option ROM */
2097         u32 ocsd_req_update_interval; /* initialized by option ROM */
2098         u32 temperature_in_half_celsius;
2099         u32 glob_struct_in_host;
2100
2101         u32 dcbx_neg_res_ext_offset;
2102 #define SHMEM_DCBX_NEG_RES_EXT_NONE                     0x00000000
2103
2104         u32 drv_capabilities_flag[E2_FUNC_MAX];
2105 #define DRV_FLAGS_CAPABILITIES_LOADED_SUPPORTED 0x00000001
2106 #define DRV_FLAGS_CAPABILITIES_LOADED_L2        0x00000002
2107 #define DRV_FLAGS_CAPABILITIES_LOADED_FCOE      0x00000004
2108 #define DRV_FLAGS_CAPABILITIES_LOADED_ISCSI     0x00000008
2109
2110         u32 extended_dev_info_shared_cfg_size;
2111
2112         u32 dcbx_en[PORT_MAX];
2113
2114         /* The offset points to the multi threaded meta structure */
2115         u32 multi_thread_data_offset;
2116
2117         /* address of DMAable host address holding values from the drivers */
2118         u32 drv_info_host_addr_lo;
2119         u32 drv_info_host_addr_hi;
2120
2121         /* general values written by the MFW (such as current version) */
2122         u32 drv_info_control;
2123 #define DRV_INFO_CONTROL_VER_MASK          0x000000ff
2124 #define DRV_INFO_CONTROL_VER_SHIFT         0
2125 #define DRV_INFO_CONTROL_OP_CODE_MASK      0x0000ff00
2126 #define DRV_INFO_CONTROL_OP_CODE_SHIFT     8
2127         u32 ibft_host_addr; /* initialized by option ROM */
2128         struct eee_remote_vals eee_remote_vals[PORT_MAX];
2129         u32 reserved[E2_FUNC_MAX];
2130
2131
2132         /* the status of EEE auto-negotiation
2133          * bits 15:0 the configured tx-lpi entry timer value. Depends on bit 31.
2134          * bits 19:16 the supported modes for EEE.
2135          * bits 23:20 the speeds advertised for EEE.
2136          * bits 27:24 the speeds the Link partner advertised for EEE.
2137          * The supported/adv. modes in bits 27:19 originate from the
2138          * SHMEM_EEE_XXX_ADV definitions (where XXX is replaced by speed).
2139          * bit 28 when 1'b1 EEE was requested.
2140          * bit 29 when 1'b1 tx lpi was requested.
2141          * bit 30 when 1'b1 EEE was negotiated. Tx lpi will be asserted iff
2142          * 30:29 are 2'b11.
2143          * bit 31 when 1'b0 bits 15:0 contain a PORT_FEAT_CFG_EEE_ define as
2144          * value. When 1'b1 those bits contains a value times 16 microseconds.
2145          */
2146         u32 eee_status[PORT_MAX];
2147         #define SHMEM_EEE_TIMER_MASK               0x0000ffff
2148         #define SHMEM_EEE_SUPPORTED_MASK           0x000f0000
2149         #define SHMEM_EEE_SUPPORTED_SHIFT          16
2150         #define SHMEM_EEE_ADV_STATUS_MASK          0x00f00000
2151                 #define SHMEM_EEE_100M_ADV         (1<<0)
2152                 #define SHMEM_EEE_1G_ADV           (1<<1)
2153                 #define SHMEM_EEE_10G_ADV          (1<<2)
2154         #define SHMEM_EEE_ADV_STATUS_SHIFT         20
2155         #define SHMEM_EEE_LP_ADV_STATUS_MASK       0x0f000000
2156         #define SHMEM_EEE_LP_ADV_STATUS_SHIFT      24
2157         #define SHMEM_EEE_REQUESTED_BIT            0x10000000
2158         #define SHMEM_EEE_LPI_REQUESTED_BIT        0x20000000
2159         #define SHMEM_EEE_ACTIVE_BIT               0x40000000
2160         #define SHMEM_EEE_TIME_OUTPUT_BIT          0x80000000
2161
2162         u32 sizeof_port_stats;
2163
2164         /* Link Flap Avoidance */
2165         u32 lfa_host_addr[PORT_MAX];
2166         u32 reserved1;
2167
2168         u32 reserved2;                          /* Offset 0x148 */
2169         u32 reserved3;                          /* Offset 0x14C */
2170         u32 reserved4;                          /* Offset 0x150 */
2171         u32 link_attr_sync[PORT_MAX];           /* Offset 0x154 */
2172         #define LINK_ATTR_SYNC_KR2_ENABLE       (1<<0)
2173 };
2174
2175
2176 struct emac_stats {
2177         u32     rx_stat_ifhcinoctets;
2178         u32     rx_stat_ifhcinbadoctets;
2179         u32     rx_stat_etherstatsfragments;
2180         u32     rx_stat_ifhcinucastpkts;
2181         u32     rx_stat_ifhcinmulticastpkts;
2182         u32     rx_stat_ifhcinbroadcastpkts;
2183         u32     rx_stat_dot3statsfcserrors;
2184         u32     rx_stat_dot3statsalignmenterrors;
2185         u32     rx_stat_dot3statscarriersenseerrors;
2186         u32     rx_stat_xonpauseframesreceived;
2187         u32     rx_stat_xoffpauseframesreceived;
2188         u32     rx_stat_maccontrolframesreceived;
2189         u32     rx_stat_xoffstateentered;
2190         u32     rx_stat_dot3statsframestoolong;
2191         u32     rx_stat_etherstatsjabbers;
2192         u32     rx_stat_etherstatsundersizepkts;
2193         u32     rx_stat_etherstatspkts64octets;
2194         u32     rx_stat_etherstatspkts65octetsto127octets;
2195         u32     rx_stat_etherstatspkts128octetsto255octets;
2196         u32     rx_stat_etherstatspkts256octetsto511octets;
2197         u32     rx_stat_etherstatspkts512octetsto1023octets;
2198         u32     rx_stat_etherstatspkts1024octetsto1522octets;
2199         u32     rx_stat_etherstatspktsover1522octets;
2200
2201         u32     rx_stat_falsecarriererrors;
2202
2203         u32     tx_stat_ifhcoutoctets;
2204         u32     tx_stat_ifhcoutbadoctets;
2205         u32     tx_stat_etherstatscollisions;
2206         u32     tx_stat_outxonsent;
2207         u32     tx_stat_outxoffsent;
2208         u32     tx_stat_flowcontroldone;
2209         u32     tx_stat_dot3statssinglecollisionframes;
2210         u32     tx_stat_dot3statsmultiplecollisionframes;
2211         u32     tx_stat_dot3statsdeferredtransmissions;
2212         u32     tx_stat_dot3statsexcessivecollisions;
2213         u32     tx_stat_dot3statslatecollisions;
2214         u32     tx_stat_ifhcoutucastpkts;
2215         u32     tx_stat_ifhcoutmulticastpkts;
2216         u32     tx_stat_ifhcoutbroadcastpkts;
2217         u32     tx_stat_etherstatspkts64octets;
2218         u32     tx_stat_etherstatspkts65octetsto127octets;
2219         u32     tx_stat_etherstatspkts128octetsto255octets;
2220         u32     tx_stat_etherstatspkts256octetsto511octets;
2221         u32     tx_stat_etherstatspkts512octetsto1023octets;
2222         u32     tx_stat_etherstatspkts1024octetsto1522octets;
2223         u32     tx_stat_etherstatspktsover1522octets;
2224         u32     tx_stat_dot3statsinternalmactransmiterrors;
2225 };
2226
2227
2228 struct bmac1_stats {
2229         u32     tx_stat_gtpkt_lo;
2230         u32     tx_stat_gtpkt_hi;
2231         u32     tx_stat_gtxpf_lo;
2232         u32     tx_stat_gtxpf_hi;
2233         u32     tx_stat_gtfcs_lo;
2234         u32     tx_stat_gtfcs_hi;
2235         u32     tx_stat_gtmca_lo;
2236         u32     tx_stat_gtmca_hi;
2237         u32     tx_stat_gtbca_lo;
2238         u32     tx_stat_gtbca_hi;
2239         u32     tx_stat_gtfrg_lo;
2240         u32     tx_stat_gtfrg_hi;
2241         u32     tx_stat_gtovr_lo;
2242         u32     tx_stat_gtovr_hi;
2243         u32     tx_stat_gt64_lo;
2244         u32     tx_stat_gt64_hi;
2245         u32     tx_stat_gt127_lo;
2246         u32     tx_stat_gt127_hi;
2247         u32     tx_stat_gt255_lo;
2248         u32     tx_stat_gt255_hi;
2249         u32     tx_stat_gt511_lo;
2250         u32     tx_stat_gt511_hi;
2251         u32     tx_stat_gt1023_lo;
2252         u32     tx_stat_gt1023_hi;
2253         u32     tx_stat_gt1518_lo;
2254         u32     tx_stat_gt1518_hi;
2255         u32     tx_stat_gt2047_lo;
2256         u32     tx_stat_gt2047_hi;
2257         u32     tx_stat_gt4095_lo;
2258         u32     tx_stat_gt4095_hi;
2259         u32     tx_stat_gt9216_lo;
2260         u32     tx_stat_gt9216_hi;
2261         u32     tx_stat_gt16383_lo;
2262         u32     tx_stat_gt16383_hi;
2263         u32     tx_stat_gtmax_lo;
2264         u32     tx_stat_gtmax_hi;
2265         u32     tx_stat_gtufl_lo;
2266         u32     tx_stat_gtufl_hi;
2267         u32     tx_stat_gterr_lo;
2268         u32     tx_stat_gterr_hi;
2269         u32     tx_stat_gtbyt_lo;
2270         u32     tx_stat_gtbyt_hi;
2271
2272         u32     rx_stat_gr64_lo;
2273         u32     rx_stat_gr64_hi;
2274         u32     rx_stat_gr127_lo;
2275         u32     rx_stat_gr127_hi;
2276         u32     rx_stat_gr255_lo;
2277         u32     rx_stat_gr255_hi;
2278         u32     rx_stat_gr511_lo;
2279         u32     rx_stat_gr511_hi;
2280         u32     rx_stat_gr1023_lo;
2281         u32     rx_stat_gr1023_hi;
2282         u32     rx_stat_gr1518_lo;
2283         u32     rx_stat_gr1518_hi;
2284         u32     rx_stat_gr2047_lo;
2285         u32     rx_stat_gr2047_hi;
2286         u32     rx_stat_gr4095_lo;
2287         u32     rx_stat_gr4095_hi;
2288         u32     rx_stat_gr9216_lo;
2289         u32     rx_stat_gr9216_hi;
2290         u32     rx_stat_gr16383_lo;
2291         u32     rx_stat_gr16383_hi;
2292         u32     rx_stat_grmax_lo;
2293         u32     rx_stat_grmax_hi;
2294         u32     rx_stat_grpkt_lo;
2295         u32     rx_stat_grpkt_hi;
2296         u32     rx_stat_grfcs_lo;
2297         u32     rx_stat_grfcs_hi;
2298         u32     rx_stat_grmca_lo;
2299         u32     rx_stat_grmca_hi;
2300         u32     rx_stat_grbca_lo;
2301         u32     rx_stat_grbca_hi;
2302         u32     rx_stat_grxcf_lo;
2303         u32     rx_stat_grxcf_hi;
2304         u32     rx_stat_grxpf_lo;
2305         u32     rx_stat_grxpf_hi;
2306         u32     rx_stat_grxuo_lo;
2307         u32     rx_stat_grxuo_hi;
2308         u32     rx_stat_grjbr_lo;
2309         u32     rx_stat_grjbr_hi;
2310         u32     rx_stat_grovr_lo;
2311         u32     rx_stat_grovr_hi;
2312         u32     rx_stat_grflr_lo;
2313         u32     rx_stat_grflr_hi;
2314         u32     rx_stat_grmeg_lo;
2315         u32     rx_stat_grmeg_hi;
2316         u32     rx_stat_grmeb_lo;
2317         u32     rx_stat_grmeb_hi;
2318         u32     rx_stat_grbyt_lo;
2319         u32     rx_stat_grbyt_hi;
2320         u32     rx_stat_grund_lo;
2321         u32     rx_stat_grund_hi;
2322         u32     rx_stat_grfrg_lo;
2323         u32     rx_stat_grfrg_hi;
2324         u32     rx_stat_grerb_lo;
2325         u32     rx_stat_grerb_hi;
2326         u32     rx_stat_grfre_lo;
2327         u32     rx_stat_grfre_hi;
2328         u32     rx_stat_gripj_lo;
2329         u32     rx_stat_gripj_hi;
2330 };
2331
2332 struct bmac2_stats {
2333         u32     tx_stat_gtpk_lo; /* gtpok */
2334         u32     tx_stat_gtpk_hi; /* gtpok */
2335         u32     tx_stat_gtxpf_lo; /* gtpf */
2336         u32     tx_stat_gtxpf_hi; /* gtpf */
2337         u32     tx_stat_gtpp_lo; /* NEW BMAC2 */
2338         u32     tx_stat_gtpp_hi; /* NEW BMAC2 */
2339         u32     tx_stat_gtfcs_lo;
2340         u32     tx_stat_gtfcs_hi;
2341         u32     tx_stat_gtuca_lo; /* NEW BMAC2 */
2342         u32     tx_stat_gtuca_hi; /* NEW BMAC2 */
2343         u32     tx_stat_gtmca_lo;
2344         u32     tx_stat_gtmca_hi;
2345         u32     tx_stat_gtbca_lo;
2346         u32     tx_stat_gtbca_hi;
2347         u32     tx_stat_gtovr_lo;
2348         u32     tx_stat_gtovr_hi;
2349         u32     tx_stat_gtfrg_lo;
2350         u32     tx_stat_gtfrg_hi;
2351         u32     tx_stat_gtpkt1_lo; /* gtpkt */
2352         u32     tx_stat_gtpkt1_hi; /* gtpkt */
2353         u32     tx_stat_gt64_lo;
2354         u32     tx_stat_gt64_hi;
2355         u32     tx_stat_gt127_lo;
2356         u32     tx_stat_gt127_hi;
2357         u32     tx_stat_gt255_lo;
2358         u32     tx_stat_gt255_hi;
2359         u32     tx_stat_gt511_lo;
2360         u32     tx_stat_gt511_hi;
2361         u32     tx_stat_gt1023_lo;
2362         u32     tx_stat_gt1023_hi;
2363         u32     tx_stat_gt1518_lo;
2364         u32     tx_stat_gt1518_hi;
2365         u32     tx_stat_gt2047_lo;
2366         u32     tx_stat_gt2047_hi;
2367         u32     tx_stat_gt4095_lo;
2368         u32     tx_stat_gt4095_hi;
2369         u32     tx_stat_gt9216_lo;
2370         u32     tx_stat_gt9216_hi;
2371         u32     tx_stat_gt16383_lo;
2372         u32     tx_stat_gt16383_hi;
2373         u32     tx_stat_gtmax_lo;
2374         u32     tx_stat_gtmax_hi;
2375         u32     tx_stat_gtufl_lo;
2376         u32     tx_stat_gtufl_hi;
2377         u32     tx_stat_gterr_lo;
2378         u32     tx_stat_gterr_hi;
2379         u32     tx_stat_gtbyt_lo;
2380         u32     tx_stat_gtbyt_hi;
2381
2382         u32     rx_stat_gr64_lo;
2383         u32     rx_stat_gr64_hi;
2384         u32     rx_stat_gr127_lo;
2385         u32     rx_stat_gr127_hi;
2386         u32     rx_stat_gr255_lo;
2387         u32     rx_stat_gr255_hi;
2388         u32     rx_stat_gr511_lo;
2389         u32     rx_stat_gr511_hi;
2390         u32     rx_stat_gr1023_lo;
2391         u32     rx_stat_gr1023_hi;
2392         u32     rx_stat_gr1518_lo;
2393         u32     rx_stat_gr1518_hi;
2394         u32     rx_stat_gr2047_lo;
2395         u32     rx_stat_gr2047_hi;
2396         u32     rx_stat_gr4095_lo;
2397         u32     rx_stat_gr4095_hi;
2398         u32     rx_stat_gr9216_lo;
2399         u32     rx_stat_gr9216_hi;
2400         u32     rx_stat_gr16383_lo;
2401         u32     rx_stat_gr16383_hi;
2402         u32     rx_stat_grmax_lo;
2403         u32     rx_stat_grmax_hi;
2404         u32     rx_stat_grpkt_lo;
2405         u32     rx_stat_grpkt_hi;
2406         u32     rx_stat_grfcs_lo;
2407         u32     rx_stat_grfcs_hi;
2408         u32     rx_stat_gruca_lo;
2409         u32     rx_stat_gruca_hi;
2410         u32     rx_stat_grmca_lo;
2411         u32     rx_stat_grmca_hi;
2412         u32     rx_stat_grbca_lo;
2413         u32     rx_stat_grbca_hi;
2414         u32     rx_stat_grxpf_lo; /* grpf */
2415         u32     rx_stat_grxpf_hi; /* grpf */
2416         u32     rx_stat_grpp_lo;
2417         u32     rx_stat_grpp_hi;
2418         u32     rx_stat_grxuo_lo; /* gruo */
2419         u32     rx_stat_grxuo_hi; /* gruo */
2420         u32     rx_stat_grjbr_lo;
2421         u32     rx_stat_grjbr_hi;
2422         u32     rx_stat_grovr_lo;
2423         u32     rx_stat_grovr_hi;
2424         u32     rx_stat_grxcf_lo; /* grcf */
2425         u32     rx_stat_grxcf_hi; /* grcf */
2426         u32     rx_stat_grflr_lo;
2427         u32     rx_stat_grflr_hi;
2428         u32     rx_stat_grpok_lo;
2429         u32     rx_stat_grpok_hi;
2430         u32     rx_stat_grmeg_lo;
2431         u32     rx_stat_grmeg_hi;
2432         u32     rx_stat_grmeb_lo;
2433         u32     rx_stat_grmeb_hi;
2434         u32     rx_stat_grbyt_lo;
2435         u32     rx_stat_grbyt_hi;
2436         u32     rx_stat_grund_lo;
2437         u32     rx_stat_grund_hi;
2438         u32     rx_stat_grfrg_lo;
2439         u32     rx_stat_grfrg_hi;
2440         u32     rx_stat_grerb_lo; /* grerrbyt */
2441         u32     rx_stat_grerb_hi; /* grerrbyt */
2442         u32     rx_stat_grfre_lo; /* grfrerr */
2443         u32     rx_stat_grfre_hi; /* grfrerr */
2444         u32     rx_stat_gripj_lo;
2445         u32     rx_stat_gripj_hi;
2446 };
2447
2448 struct mstat_stats {
2449         struct {
2450                 /* OTE MSTAT on E3 has a bug where this register's contents are
2451                  * actually tx_gtxpok + tx_gtxpf + (possibly)tx_gtxpp
2452                  */
2453                 u32 tx_gtxpok_lo;
2454                 u32 tx_gtxpok_hi;
2455                 u32 tx_gtxpf_lo;
2456                 u32 tx_gtxpf_hi;
2457                 u32 tx_gtxpp_lo;
2458                 u32 tx_gtxpp_hi;
2459                 u32 tx_gtfcs_lo;
2460                 u32 tx_gtfcs_hi;
2461                 u32 tx_gtuca_lo;
2462                 u32 tx_gtuca_hi;
2463                 u32 tx_gtmca_lo;
2464                 u32 tx_gtmca_hi;
2465                 u32 tx_gtgca_lo;
2466                 u32 tx_gtgca_hi;
2467                 u32 tx_gtpkt_lo;
2468                 u32 tx_gtpkt_hi;
2469                 u32 tx_gt64_lo;
2470                 u32 tx_gt64_hi;
2471                 u32 tx_gt127_lo;
2472                 u32 tx_gt127_hi;
2473                 u32 tx_gt255_lo;
2474                 u32 tx_gt255_hi;
2475                 u32 tx_gt511_lo;
2476                 u32 tx_gt511_hi;
2477                 u32 tx_gt1023_lo;
2478                 u32 tx_gt1023_hi;
2479                 u32 tx_gt1518_lo;
2480                 u32 tx_gt1518_hi;
2481                 u32 tx_gt2047_lo;
2482                 u32 tx_gt2047_hi;
2483                 u32 tx_gt4095_lo;
2484                 u32 tx_gt4095_hi;
2485                 u32 tx_gt9216_lo;
2486                 u32 tx_gt9216_hi;
2487                 u32 tx_gt16383_lo;
2488                 u32 tx_gt16383_hi;
2489                 u32 tx_gtufl_lo;
2490                 u32 tx_gtufl_hi;
2491                 u32 tx_gterr_lo;
2492                 u32 tx_gterr_hi;
2493                 u32 tx_gtbyt_lo;
2494                 u32 tx_gtbyt_hi;
2495                 u32 tx_collisions_lo;
2496                 u32 tx_collisions_hi;
2497                 u32 tx_singlecollision_lo;
2498                 u32 tx_singlecollision_hi;
2499                 u32 tx_multiplecollisions_lo;
2500                 u32 tx_multiplecollisions_hi;
2501                 u32 tx_deferred_lo;
2502                 u32 tx_deferred_hi;
2503                 u32 tx_excessivecollisions_lo;
2504                 u32 tx_excessivecollisions_hi;
2505                 u32 tx_latecollisions_lo;
2506                 u32 tx_latecollisions_hi;
2507         } stats_tx;
2508
2509         struct {
2510                 u32 rx_gr64_lo;
2511                 u32 rx_gr64_hi;
2512                 u32 rx_gr127_lo;
2513                 u32 rx_gr127_hi;
2514                 u32 rx_gr255_lo;
2515                 u32 rx_gr255_hi;
2516                 u32 rx_gr511_lo;
2517                 u32 rx_gr511_hi;
2518                 u32 rx_gr1023_lo;
2519                 u32 rx_gr1023_hi;
2520                 u32 rx_gr1518_lo;
2521                 u32 rx_gr1518_hi;
2522                 u32 rx_gr2047_lo;
2523                 u32 rx_gr2047_hi;
2524                 u32 rx_gr4095_lo;
2525                 u32 rx_gr4095_hi;
2526                 u32 rx_gr9216_lo;
2527                 u32 rx_gr9216_hi;
2528                 u32 rx_gr16383_lo;
2529                 u32 rx_gr16383_hi;
2530                 u32 rx_grpkt_lo;
2531                 u32 rx_grpkt_hi;
2532                 u32 rx_grfcs_lo;
2533                 u32 rx_grfcs_hi;
2534                 u32 rx_gruca_lo;
2535                 u32 rx_gruca_hi;
2536                 u32 rx_grmca_lo;
2537                 u32 rx_grmca_hi;
2538                 u32 rx_grbca_lo;
2539                 u32 rx_grbca_hi;
2540                 u32 rx_grxpf_lo;
2541                 u32 rx_grxpf_hi;
2542                 u32 rx_grxpp_lo;
2543                 u32 rx_grxpp_hi;
2544                 u32 rx_grxuo_lo;
2545                 u32 rx_grxuo_hi;
2546                 u32 rx_grovr_lo;
2547                 u32 rx_grovr_hi;
2548                 u32 rx_grxcf_lo;
2549                 u32 rx_grxcf_hi;
2550                 u32 rx_grflr_lo;
2551                 u32 rx_grflr_hi;
2552                 u32 rx_grpok_lo;
2553                 u32 rx_grpok_hi;
2554                 u32 rx_grbyt_lo;
2555                 u32 rx_grbyt_hi;
2556                 u32 rx_grund_lo;
2557                 u32 rx_grund_hi;
2558                 u32 rx_grfrg_lo;
2559                 u32 rx_grfrg_hi;
2560                 u32 rx_grerb_lo;
2561                 u32 rx_grerb_hi;
2562                 u32 rx_grfre_lo;
2563                 u32 rx_grfre_hi;
2564
2565                 u32 rx_alignmenterrors_lo;
2566                 u32 rx_alignmenterrors_hi;
2567                 u32 rx_falsecarrier_lo;
2568                 u32 rx_falsecarrier_hi;
2569                 u32 rx_llfcmsgcnt_lo;
2570                 u32 rx_llfcmsgcnt_hi;
2571         } stats_rx;
2572 };
2573
2574 union mac_stats {
2575         struct emac_stats       emac_stats;
2576         struct bmac1_stats      bmac1_stats;
2577         struct bmac2_stats      bmac2_stats;
2578         struct mstat_stats      mstat_stats;
2579 };
2580
2581
2582 struct mac_stx {
2583         /* in_bad_octets */
2584         u32     rx_stat_ifhcinbadoctets_hi;
2585         u32     rx_stat_ifhcinbadoctets_lo;
2586
2587         /* out_bad_octets */
2588         u32     tx_stat_ifhcoutbadoctets_hi;
2589         u32     tx_stat_ifhcoutbadoctets_lo;
2590
2591         /* crc_receive_errors */
2592         u32     rx_stat_dot3statsfcserrors_hi;
2593         u32     rx_stat_dot3statsfcserrors_lo;
2594         /* alignment_errors */
2595         u32     rx_stat_dot3statsalignmenterrors_hi;
2596         u32     rx_stat_dot3statsalignmenterrors_lo;
2597         /* carrier_sense_errors */
2598         u32     rx_stat_dot3statscarriersenseerrors_hi;
2599         u32     rx_stat_dot3statscarriersenseerrors_lo;
2600         /* false_carrier_detections */
2601         u32     rx_stat_falsecarriererrors_hi;
2602         u32     rx_stat_falsecarriererrors_lo;
2603
2604         /* runt_packets_received */
2605         u32     rx_stat_etherstatsundersizepkts_hi;
2606         u32     rx_stat_etherstatsundersizepkts_lo;
2607         /* jabber_packets_received */
2608         u32     rx_stat_dot3statsframestoolong_hi;
2609         u32     rx_stat_dot3statsframestoolong_lo;
2610
2611         /* error_runt_packets_received */
2612         u32     rx_stat_etherstatsfragments_hi;
2613         u32     rx_stat_etherstatsfragments_lo;
2614         /* error_jabber_packets_received */
2615         u32     rx_stat_etherstatsjabbers_hi;
2616         u32     rx_stat_etherstatsjabbers_lo;
2617
2618         /* control_frames_received */
2619         u32     rx_stat_maccontrolframesreceived_hi;
2620         u32     rx_stat_maccontrolframesreceived_lo;
2621         u32     rx_stat_mac_xpf_hi;
2622         u32     rx_stat_mac_xpf_lo;
2623         u32     rx_stat_mac_xcf_hi;
2624         u32     rx_stat_mac_xcf_lo;
2625
2626         /* xoff_state_entered */
2627         u32     rx_stat_xoffstateentered_hi;
2628         u32     rx_stat_xoffstateentered_lo;
2629         /* pause_xon_frames_received */
2630         u32     rx_stat_xonpauseframesreceived_hi;
2631         u32     rx_stat_xonpauseframesreceived_lo;
2632         /* pause_xoff_frames_received */
2633         u32     rx_stat_xoffpauseframesreceived_hi;
2634         u32     rx_stat_xoffpauseframesreceived_lo;
2635         /* pause_xon_frames_transmitted */
2636         u32     tx_stat_outxonsent_hi;
2637         u32     tx_stat_outxonsent_lo;
2638         /* pause_xoff_frames_transmitted */
2639         u32     tx_stat_outxoffsent_hi;
2640         u32     tx_stat_outxoffsent_lo;
2641         /* flow_control_done */
2642         u32     tx_stat_flowcontroldone_hi;
2643         u32     tx_stat_flowcontroldone_lo;
2644
2645         /* ether_stats_collisions */
2646         u32     tx_stat_etherstatscollisions_hi;
2647         u32     tx_stat_etherstatscollisions_lo;
2648         /* single_collision_transmit_frames */
2649         u32     tx_stat_dot3statssinglecollisionframes_hi;
2650         u32     tx_stat_dot3statssinglecollisionframes_lo;
2651         /* multiple_collision_transmit_frames */
2652         u32     tx_stat_dot3statsmultiplecollisionframes_hi;
2653         u32     tx_stat_dot3statsmultiplecollisionframes_lo;
2654         /* deferred_transmissions */
2655         u32     tx_stat_dot3statsdeferredtransmissions_hi;
2656         u32     tx_stat_dot3statsdeferredtransmissions_lo;
2657         /* excessive_collision_frames */
2658         u32     tx_stat_dot3statsexcessivecollisions_hi;
2659         u32     tx_stat_dot3statsexcessivecollisions_lo;
2660         /* late_collision_frames */
2661         u32     tx_stat_dot3statslatecollisions_hi;
2662         u32     tx_stat_dot3statslatecollisions_lo;
2663
2664         /* frames_transmitted_64_bytes */
2665         u32     tx_stat_etherstatspkts64octets_hi;
2666         u32     tx_stat_etherstatspkts64octets_lo;
2667         /* frames_transmitted_65_127_bytes */
2668         u32     tx_stat_etherstatspkts65octetsto127octets_hi;
2669         u32     tx_stat_etherstatspkts65octetsto127octets_lo;
2670         /* frames_transmitted_128_255_bytes */
2671         u32     tx_stat_etherstatspkts128octetsto255octets_hi;
2672         u32     tx_stat_etherstatspkts128octetsto255octets_lo;
2673         /* frames_transmitted_256_511_bytes */
2674         u32     tx_stat_etherstatspkts256octetsto511octets_hi;
2675         u32     tx_stat_etherstatspkts256octetsto511octets_lo;
2676         /* frames_transmitted_512_1023_bytes */
2677         u32     tx_stat_etherstatspkts512octetsto1023octets_hi;
2678         u32     tx_stat_etherstatspkts512octetsto1023octets_lo;
2679         /* frames_transmitted_1024_1522_bytes */
2680         u32     tx_stat_etherstatspkts1024octetsto1522octets_hi;
2681         u32     tx_stat_etherstatspkts1024octetsto1522octets_lo;
2682         /* frames_transmitted_1523_9022_bytes */
2683         u32     tx_stat_etherstatspktsover1522octets_hi;
2684         u32     tx_stat_etherstatspktsover1522octets_lo;
2685         u32     tx_stat_mac_2047_hi;
2686         u32     tx_stat_mac_2047_lo;
2687         u32     tx_stat_mac_4095_hi;
2688         u32     tx_stat_mac_4095_lo;
2689         u32     tx_stat_mac_9216_hi;
2690         u32     tx_stat_mac_9216_lo;
2691         u32     tx_stat_mac_16383_hi;
2692         u32     tx_stat_mac_16383_lo;
2693
2694         /* internal_mac_transmit_errors */
2695         u32     tx_stat_dot3statsinternalmactransmiterrors_hi;
2696         u32     tx_stat_dot3statsinternalmactransmiterrors_lo;
2697
2698         /* if_out_discards */
2699         u32     tx_stat_mac_ufl_hi;
2700         u32     tx_stat_mac_ufl_lo;
2701 };
2702
2703
2704 #define MAC_STX_IDX_MAX                     2
2705
2706 struct host_port_stats {
2707         u32            host_port_stats_counter;
2708
2709         struct mac_stx mac_stx[MAC_STX_IDX_MAX];
2710
2711         u32            brb_drop_hi;
2712         u32            brb_drop_lo;
2713
2714         u32            not_used; /* obsolete */
2715         u32            pfc_frames_tx_hi;
2716         u32            pfc_frames_tx_lo;
2717         u32            pfc_frames_rx_hi;
2718         u32            pfc_frames_rx_lo;
2719
2720         u32            eee_lpi_count_hi;
2721         u32            eee_lpi_count_lo;
2722 };
2723
2724
2725 struct host_func_stats {
2726         u32     host_func_stats_start;
2727
2728         u32     total_bytes_received_hi;
2729         u32     total_bytes_received_lo;
2730
2731         u32     total_bytes_transmitted_hi;
2732         u32     total_bytes_transmitted_lo;
2733
2734         u32     total_unicast_packets_received_hi;
2735         u32     total_unicast_packets_received_lo;
2736
2737         u32     total_multicast_packets_received_hi;
2738         u32     total_multicast_packets_received_lo;
2739
2740         u32     total_broadcast_packets_received_hi;
2741         u32     total_broadcast_packets_received_lo;
2742
2743         u32     total_unicast_packets_transmitted_hi;
2744         u32     total_unicast_packets_transmitted_lo;
2745
2746         u32     total_multicast_packets_transmitted_hi;
2747         u32     total_multicast_packets_transmitted_lo;
2748
2749         u32     total_broadcast_packets_transmitted_hi;
2750         u32     total_broadcast_packets_transmitted_lo;
2751
2752         u32     valid_bytes_received_hi;
2753         u32     valid_bytes_received_lo;
2754
2755         u32     host_func_stats_end;
2756 };
2757
2758 /* VIC definitions */
2759 #define VICSTATST_UIF_INDEX 2
2760
2761
2762 /* stats collected for afex.
2763  * NOTE: structure is exactly as expected to be received by the switch.
2764  *       order must remain exactly as is unless protocol changes !
2765  */
2766 struct afex_stats {
2767         u32 tx_unicast_frames_hi;
2768         u32 tx_unicast_frames_lo;
2769         u32 tx_unicast_bytes_hi;
2770         u32 tx_unicast_bytes_lo;
2771         u32 tx_multicast_frames_hi;
2772         u32 tx_multicast_frames_lo;
2773         u32 tx_multicast_bytes_hi;
2774         u32 tx_multicast_bytes_lo;
2775         u32 tx_broadcast_frames_hi;
2776         u32 tx_broadcast_frames_lo;
2777         u32 tx_broadcast_bytes_hi;
2778         u32 tx_broadcast_bytes_lo;
2779         u32 tx_frames_discarded_hi;
2780         u32 tx_frames_discarded_lo;
2781         u32 tx_frames_dropped_hi;
2782         u32 tx_frames_dropped_lo;
2783
2784         u32 rx_unicast_frames_hi;
2785         u32 rx_unicast_frames_lo;
2786         u32 rx_unicast_bytes_hi;
2787         u32 rx_unicast_bytes_lo;
2788         u32 rx_multicast_frames_hi;
2789         u32 rx_multicast_frames_lo;
2790         u32 rx_multicast_bytes_hi;
2791         u32 rx_multicast_bytes_lo;
2792         u32 rx_broadcast_frames_hi;
2793         u32 rx_broadcast_frames_lo;
2794         u32 rx_broadcast_bytes_hi;
2795         u32 rx_broadcast_bytes_lo;
2796         u32 rx_frames_discarded_hi;
2797         u32 rx_frames_discarded_lo;
2798         u32 rx_frames_dropped_hi;
2799         u32 rx_frames_dropped_lo;
2800 };
2801
2802 #define BCM_5710_FW_MAJOR_VERSION                       7
2803 #define BCM_5710_FW_MINOR_VERSION                       8
2804 #define BCM_5710_FW_REVISION_VERSION            2
2805 #define BCM_5710_FW_ENGINEERING_VERSION                 0
2806 #define BCM_5710_FW_COMPILE_FLAGS                       1
2807
2808
2809 /*
2810  * attention bits
2811  */
2812 struct atten_sp_status_block {
2813         __le32 attn_bits;
2814         __le32 attn_bits_ack;
2815         u8 status_block_id;
2816         u8 reserved0;
2817         __le16 attn_bits_index;
2818         __le32 reserved1;
2819 };
2820
2821
2822 /*
2823  * The eth aggregative context of Cstorm
2824  */
2825 struct cstorm_eth_ag_context {
2826         u32 __reserved0[10];
2827 };
2828
2829
2830 /*
2831  * dmae command structure
2832  */
2833 struct dmae_command {
2834         u32 opcode;
2835 #define DMAE_COMMAND_SRC (0x1<<0)
2836 #define DMAE_COMMAND_SRC_SHIFT 0
2837 #define DMAE_COMMAND_DST (0x3<<1)
2838 #define DMAE_COMMAND_DST_SHIFT 1
2839 #define DMAE_COMMAND_C_DST (0x1<<3)
2840 #define DMAE_COMMAND_C_DST_SHIFT 3
2841 #define DMAE_COMMAND_C_TYPE_ENABLE (0x1<<4)
2842 #define DMAE_COMMAND_C_TYPE_ENABLE_SHIFT 4
2843 #define DMAE_COMMAND_C_TYPE_CRC_ENABLE (0x1<<5)
2844 #define DMAE_COMMAND_C_TYPE_CRC_ENABLE_SHIFT 5
2845 #define DMAE_COMMAND_C_TYPE_CRC_OFFSET (0x7<<6)
2846 #define DMAE_COMMAND_C_TYPE_CRC_OFFSET_SHIFT 6
2847 #define DMAE_COMMAND_ENDIANITY (0x3<<9)
2848 #define DMAE_COMMAND_ENDIANITY_SHIFT 9
2849 #define DMAE_COMMAND_PORT (0x1<<11)
2850 #define DMAE_COMMAND_PORT_SHIFT 11
2851 #define DMAE_COMMAND_CRC_RESET (0x1<<12)
2852 #define DMAE_COMMAND_CRC_RESET_SHIFT 12
2853 #define DMAE_COMMAND_SRC_RESET (0x1<<13)
2854 #define DMAE_COMMAND_SRC_RESET_SHIFT 13
2855 #define DMAE_COMMAND_DST_RESET (0x1<<14)
2856 #define DMAE_COMMAND_DST_RESET_SHIFT 14
2857 #define DMAE_COMMAND_E1HVN (0x3<<15)
2858 #define DMAE_COMMAND_E1HVN_SHIFT 15
2859 #define DMAE_COMMAND_DST_VN (0x3<<17)
2860 #define DMAE_COMMAND_DST_VN_SHIFT 17
2861 #define DMAE_COMMAND_C_FUNC (0x1<<19)
2862 #define DMAE_COMMAND_C_FUNC_SHIFT 19
2863 #define DMAE_COMMAND_ERR_POLICY (0x3<<20)
2864 #define DMAE_COMMAND_ERR_POLICY_SHIFT 20
2865 #define DMAE_COMMAND_RESERVED0 (0x3FF<<22)
2866 #define DMAE_COMMAND_RESERVED0_SHIFT 22
2867         u32 src_addr_lo;
2868         u32 src_addr_hi;
2869         u32 dst_addr_lo;
2870         u32 dst_addr_hi;
2871 #if defined(__BIG_ENDIAN)
2872         u16 opcode_iov;
2873 #define DMAE_COMMAND_SRC_VFID (0x3F<<0)
2874 #define DMAE_COMMAND_SRC_VFID_SHIFT 0
2875 #define DMAE_COMMAND_SRC_VFPF (0x1<<6)
2876 #define DMAE_COMMAND_SRC_VFPF_SHIFT 6
2877 #define DMAE_COMMAND_RESERVED1 (0x1<<7)
2878 #define DMAE_COMMAND_RESERVED1_SHIFT 7
2879 #define DMAE_COMMAND_DST_VFID (0x3F<<8)
2880 #define DMAE_COMMAND_DST_VFID_SHIFT 8
2881 #define DMAE_COMMAND_DST_VFPF (0x1<<14)
2882 #define DMAE_COMMAND_DST_VFPF_SHIFT 14
2883 #define DMAE_COMMAND_RESERVED2 (0x1<<15)
2884 #define DMAE_COMMAND_RESERVED2_SHIFT 15
2885         u16 len;
2886 #elif defined(__LITTLE_ENDIAN)
2887         u16 len;
2888         u16 opcode_iov;
2889 #define DMAE_COMMAND_SRC_VFID (0x3F<<0)
2890 #define DMAE_COMMAND_SRC_VFID_SHIFT 0
2891 #define DMAE_COMMAND_SRC_VFPF (0x1<<6)
2892 #define DMAE_COMMAND_SRC_VFPF_SHIFT 6
2893 #define DMAE_COMMAND_RESERVED1 (0x1<<7)
2894 #define DMAE_COMMAND_RESERVED1_SHIFT 7
2895 #define DMAE_COMMAND_DST_VFID (0x3F<<8)
2896 #define DMAE_COMMAND_DST_VFID_SHIFT 8
2897 #define DMAE_COMMAND_DST_VFPF (0x1<<14)
2898 #define DMAE_COMMAND_DST_VFPF_SHIFT 14
2899 #define DMAE_COMMAND_RESERVED2 (0x1<<15)
2900 #define DMAE_COMMAND_RESERVED2_SHIFT 15
2901 #endif
2902         u32 comp_addr_lo;
2903         u32 comp_addr_hi;
2904         u32 comp_val;
2905         u32 crc32;
2906         u32 crc32_c;
2907 #if defined(__BIG_ENDIAN)
2908         u16 crc16_c;
2909         u16 crc16;
2910 #elif defined(__LITTLE_ENDIAN)
2911         u16 crc16;
2912         u16 crc16_c;
2913 #endif
2914 #if defined(__BIG_ENDIAN)
2915         u16 reserved3;
2916         u16 crc_t10;
2917 #elif defined(__LITTLE_ENDIAN)
2918         u16 crc_t10;
2919         u16 reserved3;
2920 #endif
2921 #if defined(__BIG_ENDIAN)
2922         u16 xsum8;
2923         u16 xsum16;
2924 #elif defined(__LITTLE_ENDIAN)
2925         u16 xsum16;
2926         u16 xsum8;
2927 #endif
2928 };
2929
2930
2931 /*
2932  * common data for all protocols
2933  */
2934 struct doorbell_hdr {
2935         u8 header;
2936 #define DOORBELL_HDR_RX (0x1<<0)
2937 #define DOORBELL_HDR_RX_SHIFT 0
2938 #define DOORBELL_HDR_DB_TYPE (0x1<<1)
2939 #define DOORBELL_HDR_DB_TYPE_SHIFT 1
2940 #define DOORBELL_HDR_DPM_SIZE (0x3<<2)
2941 #define DOORBELL_HDR_DPM_SIZE_SHIFT 2
2942 #define DOORBELL_HDR_CONN_TYPE (0xF<<4)
2943 #define DOORBELL_HDR_CONN_TYPE_SHIFT 4
2944 };
2945
2946 /*
2947  * Ethernet doorbell
2948  */
2949 struct eth_tx_doorbell {
2950 #if defined(__BIG_ENDIAN)
2951         u16 npackets;
2952         u8 params;
2953 #define ETH_TX_DOORBELL_NUM_BDS (0x3F<<0)
2954 #define ETH_TX_DOORBELL_NUM_BDS_SHIFT 0
2955 #define ETH_TX_DOORBELL_RESERVED_TX_FIN_FLAG (0x1<<6)
2956 #define ETH_TX_DOORBELL_RESERVED_TX_FIN_FLAG_SHIFT 6
2957 #define ETH_TX_DOORBELL_SPARE (0x1<<7)
2958 #define ETH_TX_DOORBELL_SPARE_SHIFT 7
2959         struct doorbell_hdr hdr;
2960 #elif defined(__LITTLE_ENDIAN)
2961         struct doorbell_hdr hdr;
2962         u8 params;
2963 #define ETH_TX_DOORBELL_NUM_BDS (0x3F<<0)
2964 #define ETH_TX_DOORBELL_NUM_BDS_SHIFT 0
2965 #define ETH_TX_DOORBELL_RESERVED_TX_FIN_FLAG (0x1<<6)
2966 #define ETH_TX_DOORBELL_RESERVED_TX_FIN_FLAG_SHIFT 6
2967 #define ETH_TX_DOORBELL_SPARE (0x1<<7)
2968 #define ETH_TX_DOORBELL_SPARE_SHIFT 7
2969         u16 npackets;
2970 #endif
2971 };
2972
2973
2974 /*
2975  * 3 lines. status block
2976  */
2977 struct hc_status_block_e1x {
2978         __le16 index_values[HC_SB_MAX_INDICES_E1X];
2979         __le16 running_index[HC_SB_MAX_SM];
2980         __le32 rsrv[11];
2981 };
2982
2983 /*
2984  * host status block
2985  */
2986 struct host_hc_status_block_e1x {
2987         struct hc_status_block_e1x sb;
2988 };
2989
2990
2991 /*
2992  * 3 lines. status block
2993  */
2994 struct hc_status_block_e2 {
2995         __le16 index_values[HC_SB_MAX_INDICES_E2];
2996         __le16 running_index[HC_SB_MAX_SM];
2997         __le32 reserved[11];
2998 };
2999
3000 /*
3001  * host status block
3002  */
3003 struct host_hc_status_block_e2 {
3004         struct hc_status_block_e2 sb;
3005 };
3006
3007
3008 /*
3009  * 5 lines. slow-path status block
3010  */
3011 struct hc_sp_status_block {
3012         __le16 index_values[HC_SP_SB_MAX_INDICES];
3013         __le16 running_index;
3014         __le16 rsrv;
3015         u32 rsrv1;
3016 };
3017
3018 /*
3019  * host status block
3020  */
3021 struct host_sp_status_block {
3022         struct atten_sp_status_block atten_status_block;
3023         struct hc_sp_status_block sp_sb;
3024 };
3025
3026
3027 /*
3028  * IGU driver acknowledgment register
3029  */
3030 struct igu_ack_register {
3031 #if defined(__BIG_ENDIAN)
3032         u16 sb_id_and_flags;
3033 #define IGU_ACK_REGISTER_STATUS_BLOCK_ID (0x1F<<0)
3034 #define IGU_ACK_REGISTER_STATUS_BLOCK_ID_SHIFT 0
3035 #define IGU_ACK_REGISTER_STORM_ID (0x7<<5)
3036 #define IGU_ACK_REGISTER_STORM_ID_SHIFT 5
3037 #define IGU_ACK_REGISTER_UPDATE_INDEX (0x1<<8)
3038 #define IGU_ACK_REGISTER_UPDATE_INDEX_SHIFT 8
3039 #define IGU_ACK_REGISTER_INTERRUPT_MODE (0x3<<9)
3040 #define IGU_ACK_REGISTER_INTERRUPT_MODE_SHIFT 9
3041 #define IGU_ACK_REGISTER_RESERVED (0x1F<<11)
3042 #define IGU_ACK_REGISTER_RESERVED_SHIFT 11
3043         u16 status_block_index;
3044 #elif defined(__LITTLE_ENDIAN)
3045         u16 status_block_index;
3046         u16 sb_id_and_flags;
3047 #define IGU_ACK_REGISTER_STATUS_BLOCK_ID (0x1F<<0)
3048 #define IGU_ACK_REGISTER_STATUS_BLOCK_ID_SHIFT 0
3049 #define IGU_ACK_REGISTER_STORM_ID (0x7<<5)
3050 #define IGU_ACK_REGISTER_STORM_ID_SHIFT 5
3051 #define IGU_ACK_REGISTER_UPDATE_INDEX (0x1<<8)
3052 #define IGU_ACK_REGISTER_UPDATE_INDEX_SHIFT 8
3053 #define IGU_ACK_REGISTER_INTERRUPT_MODE (0x3<<9)
3054 #define IGU_ACK_REGISTER_INTERRUPT_MODE_SHIFT 9
3055 #define IGU_ACK_REGISTER_RESERVED (0x1F<<11)
3056 #define IGU_ACK_REGISTER_RESERVED_SHIFT 11
3057 #endif
3058 };
3059
3060
3061 /*
3062  * IGU driver acknowledgement register
3063  */
3064 struct igu_backward_compatible {
3065         u32 sb_id_and_flags;
3066 #define IGU_BACKWARD_COMPATIBLE_SB_INDEX (0xFFFF<<0)
3067 #define IGU_BACKWARD_COMPATIBLE_SB_INDEX_SHIFT 0
3068 #define IGU_BACKWARD_COMPATIBLE_SB_SELECT (0x1F<<16)
3069 #define IGU_BACKWARD_COMPATIBLE_SB_SELECT_SHIFT 16
3070 #define IGU_BACKWARD_COMPATIBLE_SEGMENT_ACCESS (0x7<<21)
3071 #define IGU_BACKWARD_COMPATIBLE_SEGMENT_ACCESS_SHIFT 21
3072 #define IGU_BACKWARD_COMPATIBLE_BUPDATE (0x1<<24)
3073 #define IGU_BACKWARD_COMPATIBLE_BUPDATE_SHIFT 24
3074 #define IGU_BACKWARD_COMPATIBLE_ENABLE_INT (0x3<<25)
3075 #define IGU_BACKWARD_COMPATIBLE_ENABLE_INT_SHIFT 25
3076 #define IGU_BACKWARD_COMPATIBLE_RESERVED_0 (0x1F<<27)
3077 #define IGU_BACKWARD_COMPATIBLE_RESERVED_0_SHIFT 27
3078         u32 reserved_2;
3079 };
3080
3081
3082 /*
3083  * IGU driver acknowledgement register
3084  */
3085 struct igu_regular {
3086         u32 sb_id_and_flags;
3087 #define IGU_REGULAR_SB_INDEX (0xFFFFF<<0)
3088 #define IGU_REGULAR_SB_INDEX_SHIFT 0
3089 #define IGU_REGULAR_RESERVED0 (0x1<<20)
3090 #define IGU_REGULAR_RESERVED0_SHIFT 20
3091 #define IGU_REGULAR_SEGMENT_ACCESS (0x7<<21)
3092 #define IGU_REGULAR_SEGMENT_ACCESS_SHIFT 21
3093 #define IGU_REGULAR_BUPDATE (0x1<<24)
3094 #define IGU_REGULAR_BUPDATE_SHIFT 24
3095 #define IGU_REGULAR_ENABLE_INT (0x3<<25)
3096 #define IGU_REGULAR_ENABLE_INT_SHIFT 25
3097 #define IGU_REGULAR_RESERVED_1 (0x1<<27)
3098 #define IGU_REGULAR_RESERVED_1_SHIFT 27
3099 #define IGU_REGULAR_CLEANUP_TYPE (0x3<<28)
3100 #define IGU_REGULAR_CLEANUP_TYPE_SHIFT 28
3101 #define IGU_REGULAR_CLEANUP_SET (0x1<<30)
3102 #define IGU_REGULAR_CLEANUP_SET_SHIFT 30
3103 #define IGU_REGULAR_BCLEANUP (0x1<<31)
3104 #define IGU_REGULAR_BCLEANUP_SHIFT 31
3105         u32 reserved_2;
3106 };
3107
3108 /*
3109  * IGU driver acknowledgement register
3110  */
3111 union igu_consprod_reg {
3112         struct igu_regular regular;
3113         struct igu_backward_compatible backward_compatible;
3114 };
3115
3116
3117 /*
3118  * Igu control commands
3119  */
3120 enum igu_ctrl_cmd {
3121         IGU_CTRL_CMD_TYPE_RD,
3122         IGU_CTRL_CMD_TYPE_WR,
3123         MAX_IGU_CTRL_CMD
3124 };
3125
3126
3127 /*
3128  * Control register for the IGU command register
3129  */
3130 struct igu_ctrl_reg {
3131         u32 ctrl_data;
3132 #define IGU_CTRL_REG_ADDRESS (0xFFF<<0)
3133 #define IGU_CTRL_REG_ADDRESS_SHIFT 0
3134 #define IGU_CTRL_REG_FID (0x7F<<12)
3135 #define IGU_CTRL_REG_FID_SHIFT 12
3136 #define IGU_CTRL_REG_RESERVED (0x1<<19)
3137 #define IGU_CTRL_REG_RESERVED_SHIFT 19
3138 #define IGU_CTRL_REG_TYPE (0x1<<20)
3139 #define IGU_CTRL_REG_TYPE_SHIFT 20
3140 #define IGU_CTRL_REG_UNUSED (0x7FF<<21)
3141 #define IGU_CTRL_REG_UNUSED_SHIFT 21
3142 };
3143
3144
3145 /*
3146  * Igu interrupt command
3147  */
3148 enum igu_int_cmd {
3149         IGU_INT_ENABLE,
3150         IGU_INT_DISABLE,
3151         IGU_INT_NOP,
3152         IGU_INT_NOP2,
3153         MAX_IGU_INT_CMD
3154 };
3155
3156
3157 /*
3158  * Igu segments
3159  */
3160 enum igu_seg_access {
3161         IGU_SEG_ACCESS_NORM,
3162         IGU_SEG_ACCESS_DEF,
3163         IGU_SEG_ACCESS_ATTN,
3164         MAX_IGU_SEG_ACCESS
3165 };
3166
3167
3168 /*
3169  * Parser parsing flags field
3170  */
3171 struct parsing_flags {
3172         __le16 flags;
3173 #define PARSING_FLAGS_ETHERNET_ADDRESS_TYPE (0x1<<0)
3174 #define PARSING_FLAGS_ETHERNET_ADDRESS_TYPE_SHIFT 0
3175 #define PARSING_FLAGS_VLAN (0x1<<1)
3176 #define PARSING_FLAGS_VLAN_SHIFT 1
3177 #define PARSING_FLAGS_EXTRA_VLAN (0x1<<2)
3178 #define PARSING_FLAGS_EXTRA_VLAN_SHIFT 2
3179 #define PARSING_FLAGS_OVER_ETHERNET_PROTOCOL (0x3<<3)
3180 #define PARSING_FLAGS_OVER_ETHERNET_PROTOCOL_SHIFT 3
3181 #define PARSING_FLAGS_IP_OPTIONS (0x1<<5)
3182 #define PARSING_FLAGS_IP_OPTIONS_SHIFT 5
3183 #define PARSING_FLAGS_FRAGMENTATION_STATUS (0x1<<6)
3184 #define PARSING_FLAGS_FRAGMENTATION_STATUS_SHIFT 6
3185 #define PARSING_FLAGS_OVER_IP_PROTOCOL (0x3<<7)
3186 #define PARSING_FLAGS_OVER_IP_PROTOCOL_SHIFT 7
3187 #define PARSING_FLAGS_PURE_ACK_INDICATION (0x1<<9)
3188 #define PARSING_FLAGS_PURE_ACK_INDICATION_SHIFT 9
3189 #define PARSING_FLAGS_TCP_OPTIONS_EXIST (0x1<<10)
3190 #define PARSING_FLAGS_TCP_OPTIONS_EXIST_SHIFT 10
3191 #define PARSING_FLAGS_TIME_STAMP_EXIST_FLAG (0x1<<11)
3192 #define PARSING_FLAGS_TIME_STAMP_EXIST_FLAG_SHIFT 11
3193 #define PARSING_FLAGS_CONNECTION_MATCH (0x1<<12)
3194 #define PARSING_FLAGS_CONNECTION_MATCH_SHIFT 12
3195 #define PARSING_FLAGS_LLC_SNAP (0x1<<13)
3196 #define PARSING_FLAGS_LLC_SNAP_SHIFT 13
3197 #define PARSING_FLAGS_RESERVED0 (0x3<<14)
3198 #define PARSING_FLAGS_RESERVED0_SHIFT 14
3199 };
3200
3201
3202 /*
3203  * Parsing flags for TCP ACK type
3204  */
3205 enum prs_flags_ack_type {
3206         PRS_FLAG_PUREACK_PIGGY,
3207         PRS_FLAG_PUREACK_PURE,
3208         MAX_PRS_FLAGS_ACK_TYPE
3209 };
3210
3211
3212 /*
3213  * Parsing flags for Ethernet address type
3214  */
3215 enum prs_flags_eth_addr_type {
3216         PRS_FLAG_ETHTYPE_NON_UNICAST,
3217         PRS_FLAG_ETHTYPE_UNICAST,
3218         MAX_PRS_FLAGS_ETH_ADDR_TYPE
3219 };
3220
3221
3222 /*
3223  * Parsing flags for over-ethernet protocol
3224  */
3225 enum prs_flags_over_eth {
3226         PRS_FLAG_OVERETH_UNKNOWN,
3227         PRS_FLAG_OVERETH_IPV4,
3228         PRS_FLAG_OVERETH_IPV6,
3229         PRS_FLAG_OVERETH_LLCSNAP_UNKNOWN,
3230         MAX_PRS_FLAGS_OVER_ETH
3231 };
3232
3233
3234 /*
3235  * Parsing flags for over-IP protocol
3236  */
3237 enum prs_flags_over_ip {
3238         PRS_FLAG_OVERIP_UNKNOWN,
3239         PRS_FLAG_OVERIP_TCP,
3240         PRS_FLAG_OVERIP_UDP,
3241         MAX_PRS_FLAGS_OVER_IP
3242 };
3243
3244
3245 /*
3246  * SDM operation gen command (generate aggregative interrupt)
3247  */
3248 struct sdm_op_gen {
3249         __le32 command;
3250 #define SDM_OP_GEN_COMP_PARAM (0x1F<<0)
3251 #define SDM_OP_GEN_COMP_PARAM_SHIFT 0
3252 #define SDM_OP_GEN_COMP_TYPE (0x7<<5)
3253 #define SDM_OP_GEN_COMP_TYPE_SHIFT 5
3254 #define SDM_OP_GEN_AGG_VECT_IDX (0xFF<<8)
3255 #define SDM_OP_GEN_AGG_VECT_IDX_SHIFT 8
3256 #define SDM_OP_GEN_AGG_VECT_IDX_VALID (0x1<<16)
3257 #define SDM_OP_GEN_AGG_VECT_IDX_VALID_SHIFT 16
3258 #define SDM_OP_GEN_RESERVED (0x7FFF<<17)
3259 #define SDM_OP_GEN_RESERVED_SHIFT 17
3260 };
3261
3262
3263 /*
3264  * Timers connection context
3265  */
3266 struct timers_block_context {
3267         u32 __reserved_0;
3268         u32 __reserved_1;
3269         u32 __reserved_2;
3270         u32 flags;
3271 #define __TIMERS_BLOCK_CONTEXT_NUM_OF_ACTIVE_TIMERS (0x3<<0)
3272 #define __TIMERS_BLOCK_CONTEXT_NUM_OF_ACTIVE_TIMERS_SHIFT 0
3273 #define TIMERS_BLOCK_CONTEXT_CONN_VALID_FLG (0x1<<2)
3274 #define TIMERS_BLOCK_CONTEXT_CONN_VALID_FLG_SHIFT 2
3275 #define __TIMERS_BLOCK_CONTEXT_RESERVED0 (0x1FFFFFFF<<3)
3276 #define __TIMERS_BLOCK_CONTEXT_RESERVED0_SHIFT 3
3277 };
3278
3279
3280 /*
3281  * The eth aggregative context of Tstorm
3282  */
3283 struct tstorm_eth_ag_context {
3284         u32 __reserved0[14];
3285 };
3286
3287
3288 /*
3289  * The eth aggregative context of Ustorm
3290  */
3291 struct ustorm_eth_ag_context {
3292         u32 __reserved0;
3293 #if defined(__BIG_ENDIAN)
3294         u8 cdu_usage;
3295         u8 __reserved2;
3296         u16 __reserved1;
3297 #elif defined(__LITTLE_ENDIAN)
3298         u16 __reserved1;
3299         u8 __reserved2;
3300         u8 cdu_usage;
3301 #endif
3302         u32 __reserved3[6];
3303 };
3304
3305
3306 /*
3307  * The eth aggregative context of Xstorm
3308  */
3309 struct xstorm_eth_ag_context {
3310         u32 reserved0;
3311 #if defined(__BIG_ENDIAN)
3312         u8 cdu_reserved;
3313         u8 reserved2;
3314         u16 reserved1;
3315 #elif defined(__LITTLE_ENDIAN)
3316         u16 reserved1;
3317         u8 reserved2;
3318         u8 cdu_reserved;
3319 #endif
3320         u32 reserved3[30];
3321 };
3322
3323
3324 /*
3325  * doorbell message sent to the chip
3326  */
3327 struct doorbell {
3328 #if defined(__BIG_ENDIAN)
3329         u16 zero_fill2;
3330         u8 zero_fill1;
3331         struct doorbell_hdr header;
3332 #elif defined(__LITTLE_ENDIAN)
3333         struct doorbell_hdr header;
3334         u8 zero_fill1;
3335         u16 zero_fill2;
3336 #endif
3337 };
3338
3339
3340 /*
3341  * doorbell message sent to the chip
3342  */
3343 struct doorbell_set_prod {
3344 #if defined(__BIG_ENDIAN)
3345         u16 prod;
3346         u8 zero_fill1;
3347         struct doorbell_hdr header;
3348 #elif defined(__LITTLE_ENDIAN)
3349         struct doorbell_hdr header;
3350         u8 zero_fill1;
3351         u16 prod;
3352 #endif
3353 };
3354
3355
3356 struct regpair {
3357         __le32 lo;
3358         __le32 hi;
3359 };
3360
3361
3362 /*
3363  * Classify rule opcodes in E2/E3
3364  */
3365 enum classify_rule {
3366         CLASSIFY_RULE_OPCODE_MAC,
3367         CLASSIFY_RULE_OPCODE_VLAN,
3368         CLASSIFY_RULE_OPCODE_PAIR,
3369         MAX_CLASSIFY_RULE
3370 };
3371
3372
3373 /*
3374  * Classify rule types in E2/E3
3375  */
3376 enum classify_rule_action_type {
3377         CLASSIFY_RULE_REMOVE,
3378         CLASSIFY_RULE_ADD,
3379         MAX_CLASSIFY_RULE_ACTION_TYPE
3380 };
3381
3382
3383 /*
3384  * client init ramrod data
3385  */
3386 struct client_init_general_data {
3387         u8 client_id;
3388         u8 statistics_counter_id;
3389         u8 statistics_en_flg;
3390         u8 is_fcoe_flg;
3391         u8 activate_flg;
3392         u8 sp_client_id;
3393         __le16 mtu;
3394         u8 statistics_zero_flg;
3395         u8 func_id;
3396         u8 cos;
3397         u8 traffic_type;
3398         u32 reserved0;
3399 };
3400
3401
3402 /*
3403  * client init rx data
3404  */
3405 struct client_init_rx_data {
3406         u8 tpa_en;
3407 #define CLIENT_INIT_RX_DATA_TPA_EN_IPV4 (0x1<<0)
3408 #define CLIENT_INIT_RX_DATA_TPA_EN_IPV4_SHIFT 0
3409 #define CLIENT_INIT_RX_DATA_TPA_EN_IPV6 (0x1<<1)
3410 #define CLIENT_INIT_RX_DATA_TPA_EN_IPV6_SHIFT 1
3411 #define CLIENT_INIT_RX_DATA_TPA_MODE (0x1<<2)
3412 #define CLIENT_INIT_RX_DATA_TPA_MODE_SHIFT 2
3413 #define CLIENT_INIT_RX_DATA_RESERVED5 (0x1F<<3)
3414 #define CLIENT_INIT_RX_DATA_RESERVED5_SHIFT 3
3415         u8 vmqueue_mode_en_flg;
3416         u8 extra_data_over_sgl_en_flg;
3417         u8 cache_line_alignment_log_size;
3418         u8 enable_dynamic_hc;
3419         u8 max_sges_for_packet;
3420         u8 client_qzone_id;
3421         u8 drop_ip_cs_err_flg;
3422         u8 drop_tcp_cs_err_flg;
3423         u8 drop_ttl0_flg;
3424         u8 drop_udp_cs_err_flg;
3425         u8 inner_vlan_removal_enable_flg;
3426         u8 outer_vlan_removal_enable_flg;
3427         u8 status_block_id;
3428         u8 rx_sb_index_number;
3429         u8 dont_verify_rings_pause_thr_flg;
3430         u8 max_tpa_queues;
3431         u8 silent_vlan_removal_flg;
3432         __le16 max_bytes_on_bd;
3433         __le16 sge_buff_size;
3434         u8 approx_mcast_engine_id;
3435         u8 rss_engine_id;
3436         struct regpair bd_page_base;
3437         struct regpair sge_page_base;
3438         struct regpair cqe_page_base;
3439         u8 is_leading_rss;
3440         u8 is_approx_mcast;
3441         __le16 max_agg_size;
3442         __le16 state;
3443 #define CLIENT_INIT_RX_DATA_UCAST_DROP_ALL (0x1<<0)
3444 #define CLIENT_INIT_RX_DATA_UCAST_DROP_ALL_SHIFT 0
3445 #define CLIENT_INIT_RX_DATA_UCAST_ACCEPT_ALL (0x1<<1)
3446 #define CLIENT_INIT_RX_DATA_UCAST_ACCEPT_ALL_SHIFT 1
3447 #define CLIENT_INIT_RX_DATA_UCAST_ACCEPT_UNMATCHED (0x1<<2)
3448 #define CLIENT_INIT_RX_DATA_UCAST_ACCEPT_UNMATCHED_SHIFT 2
3449 #define CLIENT_INIT_RX_DATA_MCAST_DROP_ALL (0x1<<3)
3450 #define CLIENT_INIT_RX_DATA_MCAST_DROP_ALL_SHIFT 3
3451 #define CLIENT_INIT_RX_DATA_MCAST_ACCEPT_ALL (0x1<<4)
3452 #define CLIENT_INIT_RX_DATA_MCAST_ACCEPT_ALL_SHIFT 4
3453 #define CLIENT_INIT_RX_DATA_BCAST_ACCEPT_ALL (0x1<<5)
3454 #define CLIENT_INIT_RX_DATA_BCAST_ACCEPT_ALL_SHIFT 5
3455 #define CLIENT_INIT_RX_DATA_ACCEPT_ANY_VLAN (0x1<<6)
3456 #define CLIENT_INIT_RX_DATA_ACCEPT_ANY_VLAN_SHIFT 6
3457 #define CLIENT_INIT_RX_DATA_RESERVED2 (0x1FF<<7)
3458 #define CLIENT_INIT_RX_DATA_RESERVED2_SHIFT 7
3459         __le16 cqe_pause_thr_low;
3460         __le16 cqe_pause_thr_high;
3461         __le16 bd_pause_thr_low;
3462         __le16 bd_pause_thr_high;
3463         __le16 sge_pause_thr_low;
3464         __le16 sge_pause_thr_high;
3465         __le16 rx_cos_mask;
3466         __le16 silent_vlan_value;
3467         __le16 silent_vlan_mask;
3468         __le32 reserved6[2];
3469 };
3470
3471 /*
3472  * client init tx data
3473  */
3474 struct client_init_tx_data {
3475         u8 enforce_security_flg;
3476         u8 tx_status_block_id;
3477         u8 tx_sb_index_number;
3478         u8 tss_leading_client_id;
3479         u8 tx_switching_flg;
3480         u8 anti_spoofing_flg;
3481         __le16 default_vlan;
3482         struct regpair tx_bd_page_base;
3483         __le16 state;
3484 #define CLIENT_INIT_TX_DATA_UCAST_ACCEPT_ALL (0x1<<0)
3485 #define CLIENT_INIT_TX_DATA_UCAST_ACCEPT_ALL_SHIFT 0
3486 #define CLIENT_INIT_TX_DATA_MCAST_ACCEPT_ALL (0x1<<1)
3487 #define CLIENT_INIT_TX_DATA_MCAST_ACCEPT_ALL_SHIFT 1
3488 #define CLIENT_INIT_TX_DATA_BCAST_ACCEPT_ALL (0x1<<2)
3489 #define CLIENT_INIT_TX_DATA_BCAST_ACCEPT_ALL_SHIFT 2
3490 #define CLIENT_INIT_TX_DATA_ACCEPT_ANY_VLAN (0x1<<3)
3491 #define CLIENT_INIT_TX_DATA_ACCEPT_ANY_VLAN_SHIFT 3
3492 #define CLIENT_INIT_TX_DATA_RESERVED1 (0xFFF<<4)
3493 #define CLIENT_INIT_TX_DATA_RESERVED1_SHIFT 4
3494         u8 default_vlan_flg;
3495         u8 force_default_pri_flg;
3496         __le32 reserved3;
3497 };
3498
3499 /*
3500  * client init ramrod data
3501  */
3502 struct client_init_ramrod_data {
3503         struct client_init_general_data general;
3504         struct client_init_rx_data rx;
3505         struct client_init_tx_data tx;
3506 };
3507
3508
3509 /*
3510  * client update ramrod data
3511  */
3512 struct client_update_ramrod_data {
3513         u8 client_id;
3514         u8 func_id;
3515         u8 inner_vlan_removal_enable_flg;
3516         u8 inner_vlan_removal_change_flg;
3517         u8 outer_vlan_removal_enable_flg;
3518         u8 outer_vlan_removal_change_flg;
3519         u8 anti_spoofing_enable_flg;
3520         u8 anti_spoofing_change_flg;
3521         u8 activate_flg;
3522         u8 activate_change_flg;
3523         __le16 default_vlan;
3524         u8 default_vlan_enable_flg;
3525         u8 default_vlan_change_flg;
3526         __le16 silent_vlan_value;
3527         __le16 silent_vlan_mask;
3528         u8 silent_vlan_removal_flg;
3529         u8 silent_vlan_change_flg;
3530         __le32 echo;
3531 };
3532
3533
3534 /*
3535  * The eth storm context of Cstorm
3536  */
3537 struct cstorm_eth_st_context {
3538         u32 __reserved0[4];
3539 };
3540
3541
3542 struct double_regpair {
3543         u32 regpair0_lo;
3544         u32 regpair0_hi;
3545         u32 regpair1_lo;
3546         u32 regpair1_hi;
3547 };
3548
3549
3550 /*
3551  * Ethernet address typesm used in ethernet tx BDs
3552  */
3553 enum eth_addr_type {
3554         UNKNOWN_ADDRESS,
3555         UNICAST_ADDRESS,
3556         MULTICAST_ADDRESS,
3557         BROADCAST_ADDRESS,
3558         MAX_ETH_ADDR_TYPE
3559 };
3560
3561
3562 /*
3563  *
3564  */
3565 struct eth_classify_cmd_header {
3566         u8 cmd_general_data;
3567 #define ETH_CLASSIFY_CMD_HEADER_RX_CMD (0x1<<0)
3568 #define ETH_CLASSIFY_CMD_HEADER_RX_CMD_SHIFT 0
3569 #define ETH_CLASSIFY_CMD_HEADER_TX_CMD (0x1<<1)
3570 #define ETH_CLASSIFY_CMD_HEADER_TX_CMD_SHIFT 1
3571 #define ETH_CLASSIFY_CMD_HEADER_OPCODE (0x3<<2)
3572 #define ETH_CLASSIFY_CMD_HEADER_OPCODE_SHIFT 2
3573 #define ETH_CLASSIFY_CMD_HEADER_IS_ADD (0x1<<4)
3574 #define ETH_CLASSIFY_CMD_HEADER_IS_ADD_SHIFT 4
3575 #define ETH_CLASSIFY_CMD_HEADER_RESERVED0 (0x7<<5)
3576 #define ETH_CLASSIFY_CMD_HEADER_RESERVED0_SHIFT 5
3577         u8 func_id;
3578         u8 client_id;
3579         u8 reserved1;
3580 };
3581
3582
3583 /*
3584  * header for eth classification config ramrod
3585  */
3586 struct eth_classify_header {
3587         u8 rule_cnt;
3588         u8 reserved0;
3589         __le16 reserved1;
3590         __le32 echo;
3591 };
3592
3593
3594 /*
3595  * Command for adding/removing a MAC classification rule
3596  */
3597 struct eth_classify_mac_cmd {
3598         struct eth_classify_cmd_header header;
3599         __le32 reserved0;
3600         __le16 mac_lsb;
3601         __le16 mac_mid;
3602         __le16 mac_msb;
3603         __le16 reserved1;
3604 };
3605
3606
3607 /*
3608  * Command for adding/removing a MAC-VLAN pair classification rule
3609  */
3610 struct eth_classify_pair_cmd {
3611         struct eth_classify_cmd_header header;
3612         __le32 reserved0;
3613         __le16 mac_lsb;
3614         __le16 mac_mid;
3615         __le16 mac_msb;
3616         __le16 vlan;
3617 };
3618
3619
3620 /*
3621  * Command for adding/removing a VLAN classification rule
3622  */
3623 struct eth_classify_vlan_cmd {
3624         struct eth_classify_cmd_header header;
3625         __le32 reserved0;
3626         __le32 reserved1;
3627         __le16 reserved2;
3628         __le16 vlan;
3629 };
3630
3631 /*
3632  * union for eth classification rule
3633  */
3634 union eth_classify_rule_cmd {
3635         struct eth_classify_mac_cmd mac;
3636         struct eth_classify_vlan_cmd vlan;
3637         struct eth_classify_pair_cmd pair;
3638 };
3639
3640 /*
3641  * parameters for eth classification configuration ramrod
3642  */
3643 struct eth_classify_rules_ramrod_data {
3644         struct eth_classify_header header;
3645         union eth_classify_rule_cmd rules[CLASSIFY_RULES_COUNT];
3646 };
3647
3648
3649 /*
3650  * The data contain client ID need to the ramrod
3651  */
3652 struct eth_common_ramrod_data {
3653         __le32 client_id;
3654         __le32 reserved1;
3655 };
3656
3657
3658 /*
3659  * The eth storm context of Ustorm
3660  */
3661 struct ustorm_eth_st_context {
3662         u32 reserved0[52];
3663 };
3664
3665 /*
3666  * The eth storm context of Tstorm
3667  */
3668 struct tstorm_eth_st_context {
3669         u32 __reserved0[28];
3670 };
3671
3672 /*
3673  * The eth storm context of Xstorm
3674  */
3675 struct xstorm_eth_st_context {
3676         u32 reserved0[60];
3677 };
3678
3679 /*
3680  * Ethernet connection context
3681  */
3682 struct eth_context {
3683         struct ustorm_eth_st_context ustorm_st_context;
3684         struct tstorm_eth_st_context tstorm_st_context;
3685         struct xstorm_eth_ag_context xstorm_ag_context;
3686         struct tstorm_eth_ag_context tstorm_ag_context;
3687         struct cstorm_eth_ag_context cstorm_ag_context;
3688         struct ustorm_eth_ag_context ustorm_ag_context;
3689         struct timers_block_context timers_context;
3690         struct xstorm_eth_st_context xstorm_st_context;
3691         struct cstorm_eth_st_context cstorm_st_context;
3692 };
3693
3694
3695 /*
3696  * union for sgl and raw data.
3697  */
3698 union eth_sgl_or_raw_data {
3699         __le16 sgl[8];
3700         u32 raw_data[4];
3701 };
3702
3703 /*
3704  * eth FP end aggregation CQE parameters struct
3705  */
3706 struct eth_end_agg_rx_cqe {
3707         u8 type_error_flags;
3708 #define ETH_END_AGG_RX_CQE_TYPE (0x3<<0)
3709 #define ETH_END_AGG_RX_CQE_TYPE_SHIFT 0
3710 #define ETH_END_AGG_RX_CQE_SGL_RAW_SEL (0x1<<2)
3711 #define ETH_END_AGG_RX_CQE_SGL_RAW_SEL_SHIFT 2
3712 #define ETH_END_AGG_RX_CQE_RESERVED0 (0x1F<<3)
3713 #define ETH_END_AGG_RX_CQE_RESERVED0_SHIFT 3
3714         u8 reserved1;
3715         u8 queue_index;
3716         u8 reserved2;
3717         __le32 timestamp_delta;
3718         __le16 num_of_coalesced_segs;
3719         __le16 pkt_len;
3720         u8 pure_ack_count;
3721         u8 reserved3;
3722         __le16 reserved4;
3723         union eth_sgl_or_raw_data sgl_or_raw_data;
3724         __le32 reserved5[8];
3725 };
3726
3727
3728 /*
3729  * regular eth FP CQE parameters struct
3730  */
3731 struct eth_fast_path_rx_cqe {
3732         u8 type_error_flags;
3733 #define ETH_FAST_PATH_RX_CQE_TYPE (0x3<<0)
3734 #define ETH_FAST_PATH_RX_CQE_TYPE_SHIFT 0
3735 #define ETH_FAST_PATH_RX_CQE_SGL_RAW_SEL (0x1<<2)
3736 #define ETH_FAST_PATH_RX_CQE_SGL_RAW_SEL_SHIFT 2
3737 #define ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG (0x1<<3)
3738 #define ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG_SHIFT 3
3739 #define ETH_FAST_PATH_RX_CQE_IP_BAD_XSUM_FLG (0x1<<4)
3740 #define ETH_FAST_PATH_RX_CQE_IP_BAD_XSUM_FLG_SHIFT 4
3741 #define ETH_FAST_PATH_RX_CQE_L4_BAD_XSUM_FLG (0x1<<5)
3742 #define ETH_FAST_PATH_RX_CQE_L4_BAD_XSUM_FLG_SHIFT 5
3743 #define ETH_FAST_PATH_RX_CQE_RESERVED0 (0x3<<6)
3744 #define ETH_FAST_PATH_RX_CQE_RESERVED0_SHIFT 6
3745         u8 status_flags;
3746 #define ETH_FAST_PATH_RX_CQE_RSS_HASH_TYPE (0x7<<0)
3747 #define ETH_FAST_PATH_RX_CQE_RSS_HASH_TYPE_SHIFT 0
3748 #define ETH_FAST_PATH_RX_CQE_RSS_HASH_FLG (0x1<<3)
3749 #define ETH_FAST_PATH_RX_CQE_RSS_HASH_FLG_SHIFT 3
3750 #define ETH_FAST_PATH_RX_CQE_BROADCAST_FLG (0x1<<4)
3751 #define ETH_FAST_PATH_RX_CQE_BROADCAST_FLG_SHIFT 4
3752 #define ETH_FAST_PATH_RX_CQE_MAC_MATCH_FLG (0x1<<5)
3753 #define ETH_FAST_PATH_RX_CQE_MAC_MATCH_FLG_SHIFT 5
3754 #define ETH_FAST_PATH_RX_CQE_IP_XSUM_NO_VALIDATION_FLG (0x1<<6)
3755 #define ETH_FAST_PATH_RX_CQE_IP_XSUM_NO_VALIDATION_FLG_SHIFT 6
3756 #define ETH_FAST_PATH_RX_CQE_L4_XSUM_NO_VALIDATION_FLG (0x1<<7)
3757 #define ETH_FAST_PATH_RX_CQE_L4_XSUM_NO_VALIDATION_FLG_SHIFT 7
3758         u8 queue_index;
3759         u8 placement_offset;
3760         __le32 rss_hash_result;
3761         __le16 vlan_tag;
3762         __le16 pkt_len_or_gro_seg_len;
3763         __le16 len_on_bd;
3764         struct parsing_flags pars_flags;
3765         union eth_sgl_or_raw_data sgl_or_raw_data;
3766         __le32 reserved1[8];
3767 };
3768
3769
3770 /*
3771  * Command for setting classification flags for a client
3772  */
3773 struct eth_filter_rules_cmd {
3774         u8 cmd_general_data;
3775 #define ETH_FILTER_RULES_CMD_RX_CMD (0x1<<0)
3776 #define ETH_FILTER_RULES_CMD_RX_CMD_SHIFT 0
3777 #define ETH_FILTER_RULES_CMD_TX_CMD (0x1<<1)
3778 #define ETH_FILTER_RULES_CMD_TX_CMD_SHIFT 1
3779 #define ETH_FILTER_RULES_CMD_RESERVED0 (0x3F<<2)
3780 #define ETH_FILTER_RULES_CMD_RESERVED0_SHIFT 2
3781         u8 func_id;
3782         u8 client_id;
3783         u8 reserved1;
3784         __le16 state;
3785 #define ETH_FILTER_RULES_CMD_UCAST_DROP_ALL (0x1<<0)
3786 #define ETH_FILTER_RULES_CMD_UCAST_DROP_ALL_SHIFT 0
3787 #define ETH_FILTER_RULES_CMD_UCAST_ACCEPT_ALL (0x1<<1)
3788 #define ETH_FILTER_RULES_CMD_UCAST_ACCEPT_ALL_SHIFT 1
3789 #define ETH_FILTER_RULES_CMD_UCAST_ACCEPT_UNMATCHED (0x1<<2)
3790 #define ETH_FILTER_RULES_CMD_UCAST_ACCEPT_UNMATCHED_SHIFT 2
3791 #define ETH_FILTER_RULES_CMD_MCAST_DROP_ALL (0x1<<3)
3792 #define ETH_FILTER_RULES_CMD_MCAST_DROP_ALL_SHIFT 3
3793 #define ETH_FILTER_RULES_CMD_MCAST_ACCEPT_ALL (0x1<<4)
3794 #define ETH_FILTER_RULES_CMD_MCAST_ACCEPT_ALL_SHIFT 4
3795 #define ETH_FILTER_RULES_CMD_BCAST_ACCEPT_ALL (0x1<<5)
3796 #define ETH_FILTER_RULES_CMD_BCAST_ACCEPT_ALL_SHIFT 5
3797 #define ETH_FILTER_RULES_CMD_ACCEPT_ANY_VLAN (0x1<<6)
3798 #define ETH_FILTER_RULES_CMD_ACCEPT_ANY_VLAN_SHIFT 6
3799 #define ETH_FILTER_RULES_CMD_RESERVED2 (0x1FF<<7)
3800 #define ETH_FILTER_RULES_CMD_RESERVED2_SHIFT 7
3801         __le16 reserved3;
3802         struct regpair reserved4;
3803 };
3804
3805
3806 /*
3807  * parameters for eth classification filters ramrod
3808  */
3809 struct eth_filter_rules_ramrod_data {
3810         struct eth_classify_header header;
3811         struct eth_filter_rules_cmd rules[FILTER_RULES_COUNT];
3812 };
3813
3814
3815 /*
3816  * parameters for eth classification configuration ramrod
3817  */
3818 struct eth_general_rules_ramrod_data {
3819         struct eth_classify_header header;
3820         union eth_classify_rule_cmd rules[CLASSIFY_RULES_COUNT];
3821 };
3822
3823
3824 /*
3825  * The data for Halt ramrod
3826  */
3827 struct eth_halt_ramrod_data {
3828         __le32 client_id;
3829         __le32 reserved0;
3830 };
3831
3832
3833 /*
3834  * Command for setting multicast classification for a client
3835  */
3836 struct eth_multicast_rules_cmd {
3837         u8 cmd_general_data;
3838 #define ETH_MULTICAST_RULES_CMD_RX_CMD (0x1<<0)
3839 #define ETH_MULTICAST_RULES_CMD_RX_CMD_SHIFT 0
3840 #define ETH_MULTICAST_RULES_CMD_TX_CMD (0x1<<1)
3841 #define ETH_MULTICAST_RULES_CMD_TX_CMD_SHIFT 1
3842 #define ETH_MULTICAST_RULES_CMD_IS_ADD (0x1<<2)
3843 #define ETH_MULTICAST_RULES_CMD_IS_ADD_SHIFT 2
3844 #define ETH_MULTICAST_RULES_CMD_RESERVED0 (0x1F<<3)
3845 #define ETH_MULTICAST_RULES_CMD_RESERVED0_SHIFT 3
3846         u8 func_id;
3847         u8 bin_id;
3848         u8 engine_id;
3849         __le32 reserved2;
3850         struct regpair reserved3;
3851 };
3852
3853
3854 /*
3855  * parameters for multicast classification ramrod
3856  */
3857 struct eth_multicast_rules_ramrod_data {
3858         struct eth_classify_header header;
3859         struct eth_multicast_rules_cmd rules[MULTICAST_RULES_COUNT];
3860 };
3861
3862
3863 /*
3864  * Place holder for ramrods protocol specific data
3865  */
3866 struct ramrod_data {
3867         __le32 data_lo;
3868         __le32 data_hi;
3869 };
3870
3871 /*
3872  * union for ramrod data for Ethernet protocol (CQE) (force size of 16 bits)
3873  */
3874 union eth_ramrod_data {
3875         struct ramrod_data general;
3876 };
3877
3878
3879 /*
3880  * RSS toeplitz hash type, as reported in CQE
3881  */
3882 enum eth_rss_hash_type {
3883         DEFAULT_HASH_TYPE,
3884         IPV4_HASH_TYPE,
3885         TCP_IPV4_HASH_TYPE,
3886         IPV6_HASH_TYPE,
3887         TCP_IPV6_HASH_TYPE,
3888         VLAN_PRI_HASH_TYPE,
3889         E1HOV_PRI_HASH_TYPE,
3890         DSCP_HASH_TYPE,
3891         MAX_ETH_RSS_HASH_TYPE
3892 };
3893
3894
3895 /*
3896  * Ethernet RSS mode
3897  */
3898 enum eth_rss_mode {
3899         ETH_RSS_MODE_DISABLED,
3900         ETH_RSS_MODE_REGULAR,
3901         ETH_RSS_MODE_VLAN_PRI,
3902         ETH_RSS_MODE_E1HOV_PRI,
3903         ETH_RSS_MODE_IP_DSCP,
3904         MAX_ETH_RSS_MODE
3905 };
3906
3907
3908 /*
3909  * parameters for RSS update ramrod (E2)
3910  */
3911 struct eth_rss_update_ramrod_data {
3912         u8 rss_engine_id;
3913         u8 capabilities;
3914 #define ETH_RSS_UPDATE_RAMROD_DATA_IPV4_CAPABILITY (0x1<<0)
3915 #define ETH_RSS_UPDATE_RAMROD_DATA_IPV4_CAPABILITY_SHIFT 0
3916 #define ETH_RSS_UPDATE_RAMROD_DATA_IPV4_TCP_CAPABILITY (0x1<<1)
3917 #define ETH_RSS_UPDATE_RAMROD_DATA_IPV4_TCP_CAPABILITY_SHIFT 1
3918 #define ETH_RSS_UPDATE_RAMROD_DATA_IPV4_UDP_CAPABILITY (0x1<<2)
3919 #define ETH_RSS_UPDATE_RAMROD_DATA_IPV4_UDP_CAPABILITY_SHIFT 2
3920 #define ETH_RSS_UPDATE_RAMROD_DATA_IPV6_CAPABILITY (0x1<<3)
3921 #define ETH_RSS_UPDATE_RAMROD_DATA_IPV6_CAPABILITY_SHIFT 3
3922 #define ETH_RSS_UPDATE_RAMROD_DATA_IPV6_TCP_CAPABILITY (0x1<<4)
3923 #define ETH_RSS_UPDATE_RAMROD_DATA_IPV6_TCP_CAPABILITY_SHIFT 4
3924 #define ETH_RSS_UPDATE_RAMROD_DATA_IPV6_UDP_CAPABILITY (0x1<<5)
3925 #define ETH_RSS_UPDATE_RAMROD_DATA_IPV6_UDP_CAPABILITY_SHIFT 5
3926 #define ETH_RSS_UPDATE_RAMROD_DATA_UPDATE_RSS_KEY (0x1<<7)
3927 #define ETH_RSS_UPDATE_RAMROD_DATA_UPDATE_RSS_KEY_SHIFT 7
3928         u8 rss_result_mask;
3929         u8 rss_mode;
3930         __le32 __reserved2;
3931         u8 indirection_table[T_ETH_INDIRECTION_TABLE_SIZE];
3932         __le32 rss_key[T_ETH_RSS_KEY];
3933         __le32 echo;
3934         __le32 reserved3;
3935 };
3936
3937
3938 /*
3939  * The eth Rx Buffer Descriptor
3940  */
3941 struct eth_rx_bd {
3942         __le32 addr_lo;
3943         __le32 addr_hi;
3944 };
3945
3946
3947 /*
3948  * Eth Rx Cqe structure- general structure for ramrods
3949  */
3950 struct common_ramrod_eth_rx_cqe {
3951         u8 ramrod_type;
3952 #define COMMON_RAMROD_ETH_RX_CQE_TYPE (0x3<<0)
3953 #define COMMON_RAMROD_ETH_RX_CQE_TYPE_SHIFT 0
3954 #define COMMON_RAMROD_ETH_RX_CQE_ERROR (0x1<<2)
3955 #define COMMON_RAMROD_ETH_RX_CQE_ERROR_SHIFT 2
3956 #define COMMON_RAMROD_ETH_RX_CQE_RESERVED0 (0x1F<<3)
3957 #define COMMON_RAMROD_ETH_RX_CQE_RESERVED0_SHIFT 3
3958         u8 conn_type;
3959         __le16 reserved1;
3960         __le32 conn_and_cmd_data;
3961 #define COMMON_RAMROD_ETH_RX_CQE_CID (0xFFFFFF<<0)
3962 #define COMMON_RAMROD_ETH_RX_CQE_CID_SHIFT 0
3963 #define COMMON_RAMROD_ETH_RX_CQE_CMD_ID (0xFF<<24)
3964 #define COMMON_RAMROD_ETH_RX_CQE_CMD_ID_SHIFT 24
3965         struct ramrod_data protocol_data;
3966         __le32 echo;
3967         __le32 reserved2[11];
3968 };
3969
3970 /*
3971  * Rx Last CQE in page (in ETH)
3972  */
3973 struct eth_rx_cqe_next_page {
3974         __le32 addr_lo;
3975         __le32 addr_hi;
3976         __le32 reserved[14];
3977 };
3978
3979 /*
3980  * union for all eth rx cqe types (fix their sizes)
3981  */
3982 union eth_rx_cqe {
3983         struct eth_fast_path_rx_cqe fast_path_cqe;
3984         struct common_ramrod_eth_rx_cqe ramrod_cqe;
3985         struct eth_rx_cqe_next_page next_page_cqe;
3986         struct eth_end_agg_rx_cqe end_agg_cqe;
3987 };
3988
3989
3990 /*
3991  * Values for RX ETH CQE type field
3992  */
3993 enum eth_rx_cqe_type {
3994         RX_ETH_CQE_TYPE_ETH_FASTPATH,
3995         RX_ETH_CQE_TYPE_ETH_RAMROD,
3996         RX_ETH_CQE_TYPE_ETH_START_AGG,
3997         RX_ETH_CQE_TYPE_ETH_STOP_AGG,
3998         MAX_ETH_RX_CQE_TYPE
3999 };
4000
4001
4002 /*
4003  * Type of SGL/Raw field in ETH RX fast path CQE
4004  */
4005 enum eth_rx_fp_sel {
4006         ETH_FP_CQE_REGULAR,
4007         ETH_FP_CQE_RAW,
4008         MAX_ETH_RX_FP_SEL
4009 };
4010
4011
4012 /*
4013  * The eth Rx SGE Descriptor
4014  */
4015 struct eth_rx_sge {
4016         __le32 addr_lo;
4017         __le32 addr_hi;
4018 };
4019
4020
4021 /*
4022  * common data for all protocols
4023  */
4024 struct spe_hdr {
4025         __le32 conn_and_cmd_data;
4026 #define SPE_HDR_CID (0xFFFFFF<<0)
4027 #define SPE_HDR_CID_SHIFT 0
4028 #define SPE_HDR_CMD_ID (0xFF<<24)
4029 #define SPE_HDR_CMD_ID_SHIFT 24
4030         __le16 type;
4031 #define SPE_HDR_CONN_TYPE (0xFF<<0)
4032 #define SPE_HDR_CONN_TYPE_SHIFT 0
4033 #define SPE_HDR_FUNCTION_ID (0xFF<<8)
4034 #define SPE_HDR_FUNCTION_ID_SHIFT 8
4035         __le16 reserved1;
4036 };
4037
4038 /*
4039  * specific data for ethernet slow path element
4040  */
4041 union eth_specific_data {
4042         u8 protocol_data[8];
4043         struct regpair client_update_ramrod_data;
4044         struct regpair client_init_ramrod_init_data;
4045         struct eth_halt_ramrod_data halt_ramrod_data;
4046         struct regpair update_data_addr;
4047         struct eth_common_ramrod_data common_ramrod_data;
4048         struct regpair classify_cfg_addr;
4049         struct regpair filter_cfg_addr;
4050         struct regpair mcast_cfg_addr;
4051 };
4052
4053 /*
4054  * Ethernet slow path element
4055  */
4056 struct eth_spe {
4057         struct spe_hdr hdr;
4058         union eth_specific_data data;
4059 };
4060
4061
4062 /*
4063  * Ethernet command ID for slow path elements
4064  */
4065 enum eth_spqe_cmd_id {
4066         RAMROD_CMD_ID_ETH_UNUSED,
4067         RAMROD_CMD_ID_ETH_CLIENT_SETUP,
4068         RAMROD_CMD_ID_ETH_HALT,
4069         RAMROD_CMD_ID_ETH_FORWARD_SETUP,
4070         RAMROD_CMD_ID_ETH_TX_QUEUE_SETUP,
4071         RAMROD_CMD_ID_ETH_CLIENT_UPDATE,
4072         RAMROD_CMD_ID_ETH_EMPTY,
4073         RAMROD_CMD_ID_ETH_TERMINATE,
4074         RAMROD_CMD_ID_ETH_TPA_UPDATE,
4075         RAMROD_CMD_ID_ETH_CLASSIFICATION_RULES,
4076         RAMROD_CMD_ID_ETH_FILTER_RULES,
4077         RAMROD_CMD_ID_ETH_MULTICAST_RULES,
4078         RAMROD_CMD_ID_ETH_RSS_UPDATE,
4079         RAMROD_CMD_ID_ETH_SET_MAC,
4080         MAX_ETH_SPQE_CMD_ID
4081 };
4082
4083
4084 /*
4085  * eth tpa update command
4086  */
4087 enum eth_tpa_update_command {
4088         TPA_UPDATE_NONE_COMMAND,
4089         TPA_UPDATE_ENABLE_COMMAND,
4090         TPA_UPDATE_DISABLE_COMMAND,
4091         MAX_ETH_TPA_UPDATE_COMMAND
4092 };
4093
4094
4095 /*
4096  * Tx regular BD structure
4097  */
4098 struct eth_tx_bd {
4099         __le32 addr_lo;
4100         __le32 addr_hi;
4101         __le16 total_pkt_bytes;
4102         __le16 nbytes;
4103         u8 reserved[4];
4104 };
4105
4106
4107 /*
4108  * structure for easy accessibility to assembler
4109  */
4110 struct eth_tx_bd_flags {
4111         u8 as_bitfield;
4112 #define ETH_TX_BD_FLAGS_IP_CSUM (0x1<<0)
4113 #define ETH_TX_BD_FLAGS_IP_CSUM_SHIFT 0
4114 #define ETH_TX_BD_FLAGS_L4_CSUM (0x1<<1)
4115 #define ETH_TX_BD_FLAGS_L4_CSUM_SHIFT 1
4116 #define ETH_TX_BD_FLAGS_VLAN_MODE (0x3<<2)
4117 #define ETH_TX_BD_FLAGS_VLAN_MODE_SHIFT 2
4118 #define ETH_TX_BD_FLAGS_START_BD (0x1<<4)
4119 #define ETH_TX_BD_FLAGS_START_BD_SHIFT 4
4120 #define ETH_TX_BD_FLAGS_IS_UDP (0x1<<5)
4121 #define ETH_TX_BD_FLAGS_IS_UDP_SHIFT 5
4122 #define ETH_TX_BD_FLAGS_SW_LSO (0x1<<6)
4123 #define ETH_TX_BD_FLAGS_SW_LSO_SHIFT 6
4124 #define ETH_TX_BD_FLAGS_IPV6 (0x1<<7)
4125 #define ETH_TX_BD_FLAGS_IPV6_SHIFT 7
4126 };
4127
4128 /*
4129  * The eth Tx Buffer Descriptor
4130  */
4131 struct eth_tx_start_bd {
4132         __le32 addr_lo;
4133         __le32 addr_hi;
4134         __le16 nbd;
4135         __le16 nbytes;
4136         __le16 vlan_or_ethertype;
4137         struct eth_tx_bd_flags bd_flags;
4138         u8 general_data;
4139 #define ETH_TX_START_BD_HDR_NBDS (0xF<<0)
4140 #define ETH_TX_START_BD_HDR_NBDS_SHIFT 0
4141 #define ETH_TX_START_BD_FORCE_VLAN_MODE (0x1<<4)
4142 #define ETH_TX_START_BD_FORCE_VLAN_MODE_SHIFT 4
4143 #define ETH_TX_START_BD_PARSE_NBDS (0x3<<5)
4144 #define ETH_TX_START_BD_PARSE_NBDS_SHIFT 5
4145 #define ETH_TX_START_BD_RESREVED (0x1<<7)
4146 #define ETH_TX_START_BD_RESREVED_SHIFT 7
4147 };
4148
4149 /*
4150  * Tx parsing BD structure for ETH E1/E1h
4151  */
4152 struct eth_tx_parse_bd_e1x {
4153         __le16 global_data;
4154 #define ETH_TX_PARSE_BD_E1X_IP_HDR_START_OFFSET_W (0xF<<0)
4155 #define ETH_TX_PARSE_BD_E1X_IP_HDR_START_OFFSET_W_SHIFT 0
4156 #define ETH_TX_PARSE_BD_E1X_ETH_ADDR_TYPE (0x3<<4)
4157 #define ETH_TX_PARSE_BD_E1X_ETH_ADDR_TYPE_SHIFT 4
4158 #define ETH_TX_PARSE_BD_E1X_PSEUDO_CS_WITHOUT_LEN (0x1<<6)
4159 #define ETH_TX_PARSE_BD_E1X_PSEUDO_CS_WITHOUT_LEN_SHIFT 6
4160 #define ETH_TX_PARSE_BD_E1X_LLC_SNAP_EN (0x1<<7)
4161 #define ETH_TX_PARSE_BD_E1X_LLC_SNAP_EN_SHIFT 7
4162 #define ETH_TX_PARSE_BD_E1X_NS_FLG (0x1<<8)
4163 #define ETH_TX_PARSE_BD_E1X_NS_FLG_SHIFT 8
4164 #define ETH_TX_PARSE_BD_E1X_RESERVED0 (0x7F<<9)
4165 #define ETH_TX_PARSE_BD_E1X_RESERVED0_SHIFT 9
4166         u8 tcp_flags;
4167 #define ETH_TX_PARSE_BD_E1X_FIN_FLG (0x1<<0)
4168 #define ETH_TX_PARSE_BD_E1X_FIN_FLG_SHIFT 0
4169 #define ETH_TX_PARSE_BD_E1X_SYN_FLG (0x1<<1)
4170 #define ETH_TX_PARSE_BD_E1X_SYN_FLG_SHIFT 1
4171 #define ETH_TX_PARSE_BD_E1X_RST_FLG (0x1<<2)
4172 #define ETH_TX_PARSE_BD_E1X_RST_FLG_SHIFT 2
4173 #define ETH_TX_PARSE_BD_E1X_PSH_FLG (0x1<<3)
4174 #define ETH_TX_PARSE_BD_E1X_PSH_FLG_SHIFT 3
4175 #define ETH_TX_PARSE_BD_E1X_ACK_FLG (0x1<<4)
4176 #define ETH_TX_PARSE_BD_E1X_ACK_FLG_SHIFT 4
4177 #define ETH_TX_PARSE_BD_E1X_URG_FLG (0x1<<5)
4178 #define ETH_TX_PARSE_BD_E1X_URG_FLG_SHIFT 5
4179 #define ETH_TX_PARSE_BD_E1X_ECE_FLG (0x1<<6)
4180 #define ETH_TX_PARSE_BD_E1X_ECE_FLG_SHIFT 6
4181 #define ETH_TX_PARSE_BD_E1X_CWR_FLG (0x1<<7)
4182 #define ETH_TX_PARSE_BD_E1X_CWR_FLG_SHIFT 7
4183         u8 ip_hlen_w;
4184         __le16 total_hlen_w;
4185         __le16 tcp_pseudo_csum;
4186         __le16 lso_mss;
4187         __le16 ip_id;
4188         __le32 tcp_send_seq;
4189 };
4190
4191 /*
4192  * Tx parsing BD structure for ETH E2
4193  */
4194 struct eth_tx_parse_bd_e2 {
4195         __le16 dst_mac_addr_lo;
4196         __le16 dst_mac_addr_mid;
4197         __le16 dst_mac_addr_hi;
4198         __le16 src_mac_addr_lo;
4199         __le16 src_mac_addr_mid;
4200         __le16 src_mac_addr_hi;
4201         __le32 parsing_data;
4202 #define ETH_TX_PARSE_BD_E2_TCP_HDR_START_OFFSET_W (0x7FF<<0)
4203 #define ETH_TX_PARSE_BD_E2_TCP_HDR_START_OFFSET_W_SHIFT 0
4204 #define ETH_TX_PARSE_BD_E2_TCP_HDR_LENGTH_DW (0xF<<11)
4205 #define ETH_TX_PARSE_BD_E2_TCP_HDR_LENGTH_DW_SHIFT 11
4206 #define ETH_TX_PARSE_BD_E2_IPV6_WITH_EXT_HDR (0x1<<15)
4207 #define ETH_TX_PARSE_BD_E2_IPV6_WITH_EXT_HDR_SHIFT 15
4208 #define ETH_TX_PARSE_BD_E2_LSO_MSS (0x3FFF<<16)
4209 #define ETH_TX_PARSE_BD_E2_LSO_MSS_SHIFT 16
4210 #define ETH_TX_PARSE_BD_E2_ETH_ADDR_TYPE (0x3<<30)
4211 #define ETH_TX_PARSE_BD_E2_ETH_ADDR_TYPE_SHIFT 30
4212 };
4213
4214 /*
4215  * The last BD in the BD memory will hold a pointer to the next BD memory
4216  */
4217 struct eth_tx_next_bd {
4218         __le32 addr_lo;
4219         __le32 addr_hi;
4220         u8 reserved[8];
4221 };
4222
4223 /*
4224  * union for 4 Bd types
4225  */
4226 union eth_tx_bd_types {
4227         struct eth_tx_start_bd start_bd;
4228         struct eth_tx_bd reg_bd;
4229         struct eth_tx_parse_bd_e1x parse_bd_e1x;
4230         struct eth_tx_parse_bd_e2 parse_bd_e2;
4231         struct eth_tx_next_bd next_bd;
4232 };
4233
4234 /*
4235  * array of 13 bds as appears in the eth xstorm context
4236  */
4237 struct eth_tx_bds_array {
4238         union eth_tx_bd_types bds[13];
4239 };
4240
4241
4242 /*
4243  * VLAN mode on TX BDs
4244  */
4245 enum eth_tx_vlan_type {
4246         X_ETH_NO_VLAN,
4247         X_ETH_OUTBAND_VLAN,
4248         X_ETH_INBAND_VLAN,
4249         X_ETH_FW_ADDED_VLAN,
4250         MAX_ETH_TX_VLAN_TYPE
4251 };
4252
4253
4254 /*
4255  * Ethernet VLAN filtering mode in E1x
4256  */
4257 enum eth_vlan_filter_mode {
4258         ETH_VLAN_FILTER_ANY_VLAN,
4259         ETH_VLAN_FILTER_SPECIFIC_VLAN,
4260         ETH_VLAN_FILTER_CLASSIFY,
4261         MAX_ETH_VLAN_FILTER_MODE
4262 };
4263
4264
4265 /*
4266  * MAC filtering configuration command header
4267  */
4268 struct mac_configuration_hdr {
4269         u8 length;
4270         u8 offset;
4271         __le16 client_id;
4272         __le32 echo;
4273 };
4274
4275 /*
4276  * MAC address in list for ramrod
4277  */
4278 struct mac_configuration_entry {
4279         __le16 lsb_mac_addr;
4280         __le16 middle_mac_addr;
4281         __le16 msb_mac_addr;
4282         __le16 vlan_id;
4283         u8 pf_id;
4284         u8 flags;
4285 #define MAC_CONFIGURATION_ENTRY_ACTION_TYPE (0x1<<0)
4286 #define MAC_CONFIGURATION_ENTRY_ACTION_TYPE_SHIFT 0
4287 #define MAC_CONFIGURATION_ENTRY_RDMA_MAC (0x1<<1)
4288 #define MAC_CONFIGURATION_ENTRY_RDMA_MAC_SHIFT 1
4289 #define MAC_CONFIGURATION_ENTRY_VLAN_FILTERING_MODE (0x3<<2)
4290 #define MAC_CONFIGURATION_ENTRY_VLAN_FILTERING_MODE_SHIFT 2
4291 #define MAC_CONFIGURATION_ENTRY_OVERRIDE_VLAN_REMOVAL (0x1<<4)
4292 #define MAC_CONFIGURATION_ENTRY_OVERRIDE_VLAN_REMOVAL_SHIFT 4
4293 #define MAC_CONFIGURATION_ENTRY_BROADCAST (0x1<<5)
4294 #define MAC_CONFIGURATION_ENTRY_BROADCAST_SHIFT 5
4295 #define MAC_CONFIGURATION_ENTRY_RESERVED1 (0x3<<6)
4296 #define MAC_CONFIGURATION_ENTRY_RESERVED1_SHIFT 6
4297         __le16 reserved0;
4298         __le32 clients_bit_vector;
4299 };
4300
4301 /*
4302  * MAC filtering configuration command
4303  */
4304 struct mac_configuration_cmd {
4305         struct mac_configuration_hdr hdr;
4306         struct mac_configuration_entry config_table[64];
4307 };
4308
4309
4310 /*
4311  * Set-MAC command type (in E1x)
4312  */
4313 enum set_mac_action_type {
4314         T_ETH_MAC_COMMAND_INVALIDATE,
4315         T_ETH_MAC_COMMAND_SET,
4316         MAX_SET_MAC_ACTION_TYPE
4317 };
4318
4319
4320 /*
4321  * Ethernet TPA Modes
4322  */
4323 enum tpa_mode {
4324         TPA_LRO,
4325         TPA_GRO,
4326         MAX_TPA_MODE};
4327
4328
4329 /*
4330  * tpa update ramrod data
4331  */
4332 struct tpa_update_ramrod_data {
4333         u8 update_ipv4;
4334         u8 update_ipv6;
4335         u8 client_id;
4336         u8 max_tpa_queues;
4337         u8 max_sges_for_packet;
4338         u8 complete_on_both_clients;
4339         u8 dont_verify_rings_pause_thr_flg;
4340         u8 tpa_mode;
4341         __le16 sge_buff_size;
4342         __le16 max_agg_size;
4343         __le32 sge_page_base_lo;
4344         __le32 sge_page_base_hi;
4345         __le16 sge_pause_thr_low;
4346         __le16 sge_pause_thr_high;
4347 };
4348
4349
4350 /*
4351  * approximate-match multicast filtering for E1H per function in Tstorm
4352  */
4353 struct tstorm_eth_approximate_match_multicast_filtering {
4354         u32 mcast_add_hash_bit_array[8];
4355 };
4356
4357
4358 /*
4359  * Common configuration parameters per function in Tstorm
4360  */
4361 struct tstorm_eth_function_common_config {
4362         __le16 config_flags;
4363 #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY (0x1<<0)
4364 #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY_SHIFT 0
4365 #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY (0x1<<1)
4366 #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY_SHIFT 1
4367 #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY (0x1<<2)
4368 #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY_SHIFT 2
4369 #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY (0x1<<3)
4370 #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY_SHIFT 3
4371 #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_MODE (0x7<<4)
4372 #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_MODE_SHIFT 4
4373 #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_VLAN_FILTERING_ENABLE (0x1<<7)
4374 #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_VLAN_FILTERING_ENABLE_SHIFT 7
4375 #define __TSTORM_ETH_FUNCTION_COMMON_CONFIG_RESERVED0 (0xFF<<8)
4376 #define __TSTORM_ETH_FUNCTION_COMMON_CONFIG_RESERVED0_SHIFT 8
4377         u8 rss_result_mask;
4378         u8 reserved1;
4379         __le16 vlan_id[2];
4380 };
4381
4382
4383 /*
4384  * MAC filtering configuration parameters per port in Tstorm
4385  */
4386 struct tstorm_eth_mac_filter_config {
4387         __le32 ucast_drop_all;
4388         __le32 ucast_accept_all;
4389         __le32 mcast_drop_all;
4390         __le32 mcast_accept_all;
4391         __le32 bcast_accept_all;
4392         __le32 vlan_filter[2];
4393         __le32 unmatched_unicast;
4394 };
4395
4396
4397 /*
4398  * tx only queue init ramrod data
4399  */
4400 struct tx_queue_init_ramrod_data {
4401         struct client_init_general_data general;
4402         struct client_init_tx_data tx;
4403 };
4404
4405
4406 /*
4407  * Three RX producers for ETH
4408  */
4409 struct ustorm_eth_rx_producers {
4410 #if defined(__BIG_ENDIAN)
4411         u16 bd_prod;
4412         u16 cqe_prod;
4413 #elif defined(__LITTLE_ENDIAN)
4414         u16 cqe_prod;
4415         u16 bd_prod;
4416 #endif
4417 #if defined(__BIG_ENDIAN)
4418         u16 reserved;
4419         u16 sge_prod;
4420 #elif defined(__LITTLE_ENDIAN)
4421         u16 sge_prod;
4422         u16 reserved;
4423 #endif
4424 };
4425
4426
4427 /*
4428  * FCoE RX statistics parameters section#0
4429  */
4430 struct fcoe_rx_stat_params_section0 {
4431         __le32 fcoe_rx_pkt_cnt;
4432         __le32 fcoe_rx_byte_cnt;
4433 };
4434
4435
4436 /*
4437  * FCoE RX statistics parameters section#1
4438  */
4439 struct fcoe_rx_stat_params_section1 {
4440         __le32 fcoe_ver_cnt;
4441         __le32 fcoe_rx_drop_pkt_cnt;
4442 };
4443
4444
4445 /*
4446  * FCoE RX statistics parameters section#2
4447  */
4448 struct fcoe_rx_stat_params_section2 {
4449         __le32 fc_crc_cnt;
4450         __le32 eofa_del_cnt;
4451         __le32 miss_frame_cnt;
4452         __le32 seq_timeout_cnt;
4453         __le32 drop_seq_cnt;
4454         __le32 fcoe_rx_drop_pkt_cnt;
4455         __le32 fcp_rx_pkt_cnt;
4456         __le32 reserved0;
4457 };
4458
4459
4460 /*
4461  * FCoE TX statistics parameters
4462  */
4463 struct fcoe_tx_stat_params {
4464         __le32 fcoe_tx_pkt_cnt;
4465         __le32 fcoe_tx_byte_cnt;
4466         __le32 fcp_tx_pkt_cnt;
4467         __le32 reserved0;
4468 };
4469
4470 /*
4471  * FCoE statistics parameters
4472  */
4473 struct fcoe_statistics_params {
4474         struct fcoe_tx_stat_params tx_stat;
4475         struct fcoe_rx_stat_params_section0 rx_stat0;
4476         struct fcoe_rx_stat_params_section1 rx_stat1;
4477         struct fcoe_rx_stat_params_section2 rx_stat2;
4478 };
4479
4480
4481 /*
4482  * The data afex vif list ramrod need
4483  */
4484 struct afex_vif_list_ramrod_data {
4485         u8 afex_vif_list_command;
4486         u8 func_bit_map;
4487         __le16 vif_list_index;
4488         u8 func_to_clear;
4489         u8 echo;
4490         __le16 reserved1;
4491 };
4492
4493
4494 /*
4495  * cfc delete event data
4496  */
4497 struct cfc_del_event_data {
4498         u32 cid;
4499         u32 reserved0;
4500         u32 reserved1;
4501 };
4502
4503
4504 /*
4505  * per-port SAFC demo variables
4506  */
4507 struct cmng_flags_per_port {
4508         u32 cmng_enables;
4509 #define CMNG_FLAGS_PER_PORT_FAIRNESS_VN (0x1<<0)
4510 #define CMNG_FLAGS_PER_PORT_FAIRNESS_VN_SHIFT 0
4511 #define CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN (0x1<<1)
4512 #define CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN_SHIFT 1
4513 #define CMNG_FLAGS_PER_PORT_FAIRNESS_COS (0x1<<2)
4514 #define CMNG_FLAGS_PER_PORT_FAIRNESS_COS_SHIFT 2
4515 #define CMNG_FLAGS_PER_PORT_FAIRNESS_COS_MODE (0x1<<3)
4516 #define CMNG_FLAGS_PER_PORT_FAIRNESS_COS_MODE_SHIFT 3
4517 #define __CMNG_FLAGS_PER_PORT_RESERVED0 (0xFFFFFFF<<4)
4518 #define __CMNG_FLAGS_PER_PORT_RESERVED0_SHIFT 4
4519         u32 __reserved1;
4520 };
4521
4522
4523 /*
4524  * per-port rate shaping variables
4525  */
4526 struct rate_shaping_vars_per_port {
4527         u32 rs_periodic_timeout;
4528         u32 rs_threshold;
4529 };
4530
4531 /*
4532  * per-port fairness variables
4533  */
4534 struct fairness_vars_per_port {
4535         u32 upper_bound;
4536         u32 fair_threshold;
4537         u32 fairness_timeout;
4538         u32 reserved0;
4539 };
4540
4541 /*
4542  * per-port SAFC variables
4543  */
4544 struct safc_struct_per_port {
4545 #if defined(__BIG_ENDIAN)
4546         u16 __reserved1;
4547         u8 __reserved0;
4548         u8 safc_timeout_usec;
4549 #elif defined(__LITTLE_ENDIAN)
4550         u8 safc_timeout_usec;
4551         u8 __reserved0;
4552         u16 __reserved1;
4553 #endif
4554         u8 cos_to_traffic_types[MAX_COS_NUMBER];
4555         u16 cos_to_pause_mask[NUM_OF_SAFC_BITS];
4556 };
4557
4558 /*
4559  * Per-port congestion management variables
4560  */
4561 struct cmng_struct_per_port {
4562         struct rate_shaping_vars_per_port rs_vars;
4563         struct fairness_vars_per_port fair_vars;
4564         struct safc_struct_per_port safc_vars;
4565         struct cmng_flags_per_port flags;
4566 };
4567
4568 /*
4569  * a single rate shaping counter. can be used as protocol or vnic counter
4570  */
4571 struct rate_shaping_counter {
4572         u32 quota;
4573 #if defined(__BIG_ENDIAN)
4574         u16 __reserved0;
4575         u16 rate;
4576 #elif defined(__LITTLE_ENDIAN)
4577         u16 rate;
4578         u16 __reserved0;
4579 #endif
4580 };
4581
4582 /*
4583  * per-vnic rate shaping variables
4584  */
4585 struct rate_shaping_vars_per_vn {
4586         struct rate_shaping_counter vn_counter;
4587 };
4588
4589 /*
4590  * per-vnic fairness variables
4591  */
4592 struct fairness_vars_per_vn {
4593         u32 cos_credit_delta[MAX_COS_NUMBER];
4594         u32 vn_credit_delta;
4595         u32 __reserved0;
4596 };
4597
4598 /*
4599  * cmng port init state
4600  */
4601 struct cmng_vnic {
4602         struct rate_shaping_vars_per_vn vnic_max_rate[4];
4603         struct fairness_vars_per_vn vnic_min_rate[4];
4604 };
4605
4606 /*
4607  * cmng port init state
4608  */
4609 struct cmng_init {
4610         struct cmng_struct_per_port port;
4611         struct cmng_vnic vnic;
4612 };
4613
4614
4615 /*
4616  * driver parameters for congestion management init, all rates are in Mbps
4617  */
4618 struct cmng_init_input {
4619         u32 port_rate;
4620         u16 vnic_min_rate[4];
4621         u16 vnic_max_rate[4];
4622         u16 cos_min_rate[MAX_COS_NUMBER];
4623         u16 cos_to_pause_mask[MAX_COS_NUMBER];
4624         struct cmng_flags_per_port flags;
4625 };
4626
4627
4628 /*
4629  * Protocol-common command ID for slow path elements
4630  */
4631 enum common_spqe_cmd_id {
4632         RAMROD_CMD_ID_COMMON_UNUSED,
4633         RAMROD_CMD_ID_COMMON_FUNCTION_START,
4634         RAMROD_CMD_ID_COMMON_FUNCTION_STOP,
4635         RAMROD_CMD_ID_COMMON_FUNCTION_UPDATE,
4636         RAMROD_CMD_ID_COMMON_CFC_DEL,
4637         RAMROD_CMD_ID_COMMON_CFC_DEL_WB,
4638         RAMROD_CMD_ID_COMMON_STAT_QUERY,
4639         RAMROD_CMD_ID_COMMON_STOP_TRAFFIC,
4640         RAMROD_CMD_ID_COMMON_START_TRAFFIC,
4641         RAMROD_CMD_ID_COMMON_AFEX_VIF_LISTS,
4642         MAX_COMMON_SPQE_CMD_ID
4643 };
4644
4645
4646 /*
4647  * Per-protocol connection types
4648  */
4649 enum connection_type {
4650         ETH_CONNECTION_TYPE,
4651         TOE_CONNECTION_TYPE,
4652         RDMA_CONNECTION_TYPE,
4653         ISCSI_CONNECTION_TYPE,
4654         FCOE_CONNECTION_TYPE,
4655         RESERVED_CONNECTION_TYPE_0,
4656         RESERVED_CONNECTION_TYPE_1,
4657         RESERVED_CONNECTION_TYPE_2,
4658         NONE_CONNECTION_TYPE,
4659         MAX_CONNECTION_TYPE
4660 };
4661
4662
4663 /*
4664  * Cos modes
4665  */
4666 enum cos_mode {
4667         OVERRIDE_COS,
4668         STATIC_COS,
4669         FW_WRR,
4670         MAX_COS_MODE
4671 };
4672
4673
4674 /*
4675  * Dynamic HC counters set by the driver
4676  */
4677 struct hc_dynamic_drv_counter {
4678         u32 val[HC_SB_MAX_DYNAMIC_INDICES];
4679 };
4680
4681 /*
4682  * zone A per-queue data
4683  */
4684 struct cstorm_queue_zone_data {
4685         struct hc_dynamic_drv_counter hc_dyn_drv_cnt;
4686         struct regpair reserved[2];
4687 };
4688
4689
4690 /*
4691  * Vf-PF channel data in cstorm ram (non-triggered zone)
4692  */
4693 struct vf_pf_channel_zone_data {
4694         u32 msg_addr_lo;
4695         u32 msg_addr_hi;
4696 };
4697
4698 /*
4699  * zone for VF non-triggered data
4700  */
4701 struct non_trigger_vf_zone {
4702         struct vf_pf_channel_zone_data vf_pf_channel;
4703 };
4704
4705 /*
4706  * Vf-PF channel trigger zone in cstorm ram
4707  */
4708 struct vf_pf_channel_zone_trigger {
4709         u8 addr_valid;
4710 };
4711
4712 /*
4713  * zone that triggers the in-bound interrupt
4714  */
4715 struct trigger_vf_zone {
4716 #if defined(__BIG_ENDIAN)
4717         u16 reserved1;
4718         u8 reserved0;
4719         struct vf_pf_channel_zone_trigger vf_pf_channel;
4720 #elif defined(__LITTLE_ENDIAN)
4721         struct vf_pf_channel_zone_trigger vf_pf_channel;
4722         u8 reserved0;
4723         u16 reserved1;
4724 #endif
4725         u32 reserved2;
4726 };
4727
4728 /*
4729  * zone B per-VF data
4730  */
4731 struct cstorm_vf_zone_data {
4732         struct non_trigger_vf_zone non_trigger;
4733         struct trigger_vf_zone trigger;
4734 };
4735
4736
4737 /*
4738  * Dynamic host coalescing init parameters, per state machine
4739  */
4740 struct dynamic_hc_sm_config {
4741         u32 threshold[3];
4742         u8 shift_per_protocol[HC_SB_MAX_DYNAMIC_INDICES];
4743         u8 hc_timeout0[HC_SB_MAX_DYNAMIC_INDICES];
4744         u8 hc_timeout1[HC_SB_MAX_DYNAMIC_INDICES];
4745         u8 hc_timeout2[HC_SB_MAX_DYNAMIC_INDICES];
4746         u8 hc_timeout3[HC_SB_MAX_DYNAMIC_INDICES];
4747 };
4748
4749 /*
4750  * Dynamic host coalescing init parameters
4751  */
4752 struct dynamic_hc_config {
4753         struct dynamic_hc_sm_config sm_config[HC_SB_MAX_SM];
4754 };
4755
4756
4757 struct e2_integ_data {
4758 #if defined(__BIG_ENDIAN)
4759         u8 flags;
4760 #define E2_INTEG_DATA_TESTING_EN (0x1<<0)
4761 #define E2_INTEG_DATA_TESTING_EN_SHIFT 0
4762 #define E2_INTEG_DATA_LB_TX (0x1<<1)
4763 #define E2_INTEG_DATA_LB_TX_SHIFT 1
4764 #define E2_INTEG_DATA_COS_TX (0x1<<2)
4765 #define E2_INTEG_DATA_COS_TX_SHIFT 2
4766 #define E2_INTEG_DATA_OPPORTUNISTICQM (0x1<<3)
4767 #define E2_INTEG_DATA_OPPORTUNISTICQM_SHIFT 3
4768 #define E2_INTEG_DATA_DPMTESTRELEASEDQ (0x1<<4)
4769 #define E2_INTEG_DATA_DPMTESTRELEASEDQ_SHIFT 4
4770 #define E2_INTEG_DATA_RESERVED (0x7<<5)
4771 #define E2_INTEG_DATA_RESERVED_SHIFT 5
4772         u8 cos;
4773         u8 voq;
4774         u8 pbf_queue;
4775 #elif defined(__LITTLE_ENDIAN)
4776         u8 pbf_queue;
4777         u8 voq;
4778         u8 cos;
4779         u8 flags;
4780 #define E2_INTEG_DATA_TESTING_EN (0x1<<0)
4781 #define E2_INTEG_DATA_TESTING_EN_SHIFT 0
4782 #define E2_INTEG_DATA_LB_TX (0x1<<1)
4783 #define E2_INTEG_DATA_LB_TX_SHIFT 1
4784 #define E2_INTEG_DATA_COS_TX (0x1<<2)
4785 #define E2_INTEG_DATA_COS_TX_SHIFT 2
4786 #define E2_INTEG_DATA_OPPORTUNISTICQM (0x1<<3)
4787 #define E2_INTEG_DATA_OPPORTUNISTICQM_SHIFT 3
4788 #define E2_INTEG_DATA_DPMTESTRELEASEDQ (0x1<<4)
4789 #define E2_INTEG_DATA_DPMTESTRELEASEDQ_SHIFT 4
4790 #define E2_INTEG_DATA_RESERVED (0x7<<5)
4791 #define E2_INTEG_DATA_RESERVED_SHIFT 5
4792 #endif
4793 #if defined(__BIG_ENDIAN)
4794         u16 reserved3;
4795         u8 reserved2;
4796         u8 ramEn;
4797 #elif defined(__LITTLE_ENDIAN)
4798         u8 ramEn;
4799         u8 reserved2;
4800         u16 reserved3;
4801 #endif
4802 };
4803
4804
4805 /*
4806  * set mac event data
4807  */
4808 struct eth_event_data {
4809         u32 echo;
4810         u32 reserved0;
4811         u32 reserved1;
4812 };
4813
4814
4815 /*
4816  * pf-vf event data
4817  */
4818 struct vf_pf_event_data {
4819         u8 vf_id;
4820         u8 reserved0;
4821         u16 reserved1;
4822         u32 msg_addr_lo;
4823         u32 msg_addr_hi;
4824 };
4825
4826 /*
4827  * VF FLR event data
4828  */
4829 struct vf_flr_event_data {
4830         u8 vf_id;
4831         u8 reserved0;
4832         u16 reserved1;
4833         u32 reserved2;
4834         u32 reserved3;
4835 };
4836
4837 /*
4838  * malicious VF event data
4839  */
4840 struct malicious_vf_event_data {
4841         u8 vf_id;
4842         u8 reserved0;
4843         u16 reserved1;
4844         u32 reserved2;
4845         u32 reserved3;
4846 };
4847
4848 /*
4849  * vif list event data
4850  */
4851 struct vif_list_event_data {
4852         u8 func_bit_map;
4853         u8 echo;
4854         __le16 reserved0;
4855         __le32 reserved1;
4856         __le32 reserved2;
4857 };
4858
4859 /* function update event data */
4860 struct function_update_event_data {
4861         u8 echo;
4862         u8 reserved;
4863         __le16 reserved0;
4864         __le32 reserved1;
4865         __le32 reserved2;
4866 };
4867
4868
4869 /* union for all event ring message types */
4870 union event_data {
4871         struct vf_pf_event_data vf_pf_event;
4872         struct eth_event_data eth_event;
4873         struct cfc_del_event_data cfc_del_event;
4874         struct vf_flr_event_data vf_flr_event;
4875         struct malicious_vf_event_data malicious_vf_event;
4876         struct vif_list_event_data vif_list_event;
4877         struct function_update_event_data function_update_event;
4878 };
4879
4880
4881 /*
4882  * per PF event ring data
4883  */
4884 struct event_ring_data {
4885         struct regpair base_addr;
4886 #if defined(__BIG_ENDIAN)
4887         u8 index_id;
4888         u8 sb_id;
4889         u16 producer;
4890 #elif defined(__LITTLE_ENDIAN)
4891         u16 producer;
4892         u8 sb_id;
4893         u8 index_id;
4894 #endif
4895         u32 reserved0;
4896 };
4897
4898
4899 /*
4900  * event ring message element (each element is 128 bits)
4901  */
4902 struct event_ring_msg {
4903         u8 opcode;
4904         u8 error;
4905         u16 reserved1;
4906         union event_data data;
4907 };
4908
4909 /*
4910  * event ring next page element (128 bits)
4911  */
4912 struct event_ring_next {
4913         struct regpair addr;
4914         u32 reserved[2];
4915 };
4916
4917 /*
4918  * union for event ring element types (each element is 128 bits)
4919  */
4920 union event_ring_elem {
4921         struct event_ring_msg message;
4922         struct event_ring_next next_page;
4923 };
4924
4925
4926 /*
4927  * Common event ring opcodes
4928  */
4929 enum event_ring_opcode {
4930         EVENT_RING_OPCODE_VF_PF_CHANNEL,
4931         EVENT_RING_OPCODE_FUNCTION_START,
4932         EVENT_RING_OPCODE_FUNCTION_STOP,
4933         EVENT_RING_OPCODE_CFC_DEL,
4934         EVENT_RING_OPCODE_CFC_DEL_WB,
4935         EVENT_RING_OPCODE_STAT_QUERY,
4936         EVENT_RING_OPCODE_STOP_TRAFFIC,
4937         EVENT_RING_OPCODE_START_TRAFFIC,
4938         EVENT_RING_OPCODE_VF_FLR,
4939         EVENT_RING_OPCODE_MALICIOUS_VF,
4940         EVENT_RING_OPCODE_FORWARD_SETUP,
4941         EVENT_RING_OPCODE_RSS_UPDATE_RULES,
4942         EVENT_RING_OPCODE_FUNCTION_UPDATE,
4943         EVENT_RING_OPCODE_AFEX_VIF_LISTS,
4944         EVENT_RING_OPCODE_SET_MAC,
4945         EVENT_RING_OPCODE_CLASSIFICATION_RULES,
4946         EVENT_RING_OPCODE_FILTERS_RULES,
4947         EVENT_RING_OPCODE_MULTICAST_RULES,
4948         MAX_EVENT_RING_OPCODE
4949 };
4950
4951
4952 /*
4953  * Modes for fairness algorithm
4954  */
4955 enum fairness_mode {
4956         FAIRNESS_COS_WRR_MODE,
4957         FAIRNESS_COS_ETS_MODE,
4958         MAX_FAIRNESS_MODE
4959 };
4960
4961
4962 /*
4963  * Priority and cos
4964  */
4965 struct priority_cos {
4966         u8 priority;
4967         u8 cos;
4968         __le16 reserved1;
4969 };
4970
4971 /*
4972  * The data for flow control configuration
4973  */
4974 struct flow_control_configuration {
4975         struct priority_cos traffic_type_to_priority_cos[MAX_TRAFFIC_TYPES];
4976         u8 dcb_enabled;
4977         u8 dcb_version;
4978         u8 dont_add_pri_0_en;
4979         u8 reserved1;
4980         __le32 reserved2;
4981 };
4982
4983
4984 /*
4985  *
4986  */
4987 struct function_start_data {
4988         u8 function_mode;
4989         u8 reserved;
4990         __le16 sd_vlan_tag;
4991         __le16 vif_id;
4992         u8 path_id;
4993         u8 network_cos_mode;
4994 };
4995
4996
4997 struct function_update_data {
4998         u8 vif_id_change_flg;
4999         u8 afex_default_vlan_change_flg;
5000         u8 allowed_priorities_change_flg;
5001         u8 network_cos_mode_change_flg;
5002         __le16 vif_id;
5003         __le16 afex_default_vlan;
5004         u8 allowed_priorities;
5005         u8 network_cos_mode;
5006         u8 lb_mode_en;
5007         u8 tx_switch_suspend_change_flg;
5008         u8 tx_switch_suspend;
5009         u8 echo;
5010         __le16 reserved1;
5011 };
5012
5013
5014 /*
5015  * FW version stored in the Xstorm RAM
5016  */
5017 struct fw_version {
5018 #if defined(__BIG_ENDIAN)
5019         u8 engineering;
5020         u8 revision;
5021         u8 minor;
5022         u8 major;
5023 #elif defined(__LITTLE_ENDIAN)
5024         u8 major;
5025         u8 minor;
5026         u8 revision;
5027         u8 engineering;
5028 #endif
5029         u32 flags;
5030 #define FW_VERSION_OPTIMIZED (0x1<<0)
5031 #define FW_VERSION_OPTIMIZED_SHIFT 0
5032 #define FW_VERSION_BIG_ENDIEN (0x1<<1)
5033 #define FW_VERSION_BIG_ENDIEN_SHIFT 1
5034 #define FW_VERSION_CHIP_VERSION (0x3<<2)
5035 #define FW_VERSION_CHIP_VERSION_SHIFT 2
5036 #define __FW_VERSION_RESERVED (0xFFFFFFF<<4)
5037 #define __FW_VERSION_RESERVED_SHIFT 4
5038 };
5039
5040
5041 /*
5042  * Dynamic Host-Coalescing - Driver(host) counters
5043  */
5044 struct hc_dynamic_sb_drv_counters {
5045         u32 dynamic_hc_drv_counter[HC_SB_MAX_DYNAMIC_INDICES];
5046 };
5047
5048
5049 /*
5050  * 2 bytes. configuration/state parameters for a single protocol index
5051  */
5052 struct hc_index_data {
5053 #if defined(__BIG_ENDIAN)
5054         u8 flags;
5055 #define HC_INDEX_DATA_SM_ID (0x1<<0)
5056 #define HC_INDEX_DATA_SM_ID_SHIFT 0
5057 #define HC_INDEX_DATA_HC_ENABLED (0x1<<1)
5058 #define HC_INDEX_DATA_HC_ENABLED_SHIFT 1
5059 #define HC_INDEX_DATA_DYNAMIC_HC_ENABLED (0x1<<2)
5060 #define HC_INDEX_DATA_DYNAMIC_HC_ENABLED_SHIFT 2
5061 #define HC_INDEX_DATA_RESERVE (0x1F<<3)
5062 #define HC_INDEX_DATA_RESERVE_SHIFT 3
5063         u8 timeout;
5064 #elif defined(__LITTLE_ENDIAN)
5065         u8 timeout;
5066         u8 flags;
5067 #define HC_INDEX_DATA_SM_ID (0x1<<0)
5068 #define HC_INDEX_DATA_SM_ID_SHIFT 0
5069 #define HC_INDEX_DATA_HC_ENABLED (0x1<<1)
5070 #define HC_INDEX_DATA_HC_ENABLED_SHIFT 1
5071 #define HC_INDEX_DATA_DYNAMIC_HC_ENABLED (0x1<<2)
5072 #define HC_INDEX_DATA_DYNAMIC_HC_ENABLED_SHIFT 2
5073 #define HC_INDEX_DATA_RESERVE (0x1F<<3)
5074 #define HC_INDEX_DATA_RESERVE_SHIFT 3
5075 #endif
5076 };
5077
5078
5079 /*
5080  * HC state-machine
5081  */
5082 struct hc_status_block_sm {
5083 #if defined(__BIG_ENDIAN)
5084         u8 igu_seg_id;
5085         u8 igu_sb_id;
5086         u8 timer_value;
5087         u8 __flags;
5088 #elif defined(__LITTLE_ENDIAN)
5089         u8 __flags;
5090         u8 timer_value;
5091         u8 igu_sb_id;
5092         u8 igu_seg_id;
5093 #endif
5094         u32 time_to_expire;
5095 };
5096
5097 /*
5098  * hold PCI identification variables- used in various places in firmware
5099  */
5100 struct pci_entity {
5101 #if defined(__BIG_ENDIAN)
5102         u8 vf_valid;
5103         u8 vf_id;
5104         u8 vnic_id;
5105         u8 pf_id;
5106 #elif defined(__LITTLE_ENDIAN)
5107         u8 pf_id;
5108         u8 vnic_id;
5109         u8 vf_id;
5110         u8 vf_valid;
5111 #endif
5112 };
5113
5114 /*
5115  * The fast-path status block meta-data, common to all chips
5116  */
5117 struct hc_sb_data {
5118         struct regpair host_sb_addr;
5119         struct hc_status_block_sm state_machine[HC_SB_MAX_SM];
5120         struct pci_entity p_func;
5121 #if defined(__BIG_ENDIAN)
5122         u8 rsrv0;
5123         u8 state;
5124         u8 dhc_qzone_id;
5125         u8 same_igu_sb_1b;
5126 #elif defined(__LITTLE_ENDIAN)
5127         u8 same_igu_sb_1b;
5128         u8 dhc_qzone_id;
5129         u8 state;
5130         u8 rsrv0;
5131 #endif
5132         struct regpair rsrv1[2];
5133 };
5134
5135
5136 /*
5137  * Segment types for host coaslescing
5138  */
5139 enum hc_segment {
5140         HC_REGULAR_SEGMENT,
5141         HC_DEFAULT_SEGMENT,
5142         MAX_HC_SEGMENT
5143 };
5144
5145
5146 /*
5147  * The fast-path status block meta-data
5148  */
5149 struct hc_sp_status_block_data {
5150         struct regpair host_sb_addr;
5151 #if defined(__BIG_ENDIAN)
5152         u8 rsrv1;
5153         u8 state;
5154         u8 igu_seg_id;
5155         u8 igu_sb_id;
5156 #elif defined(__LITTLE_ENDIAN)
5157         u8 igu_sb_id;
5158         u8 igu_seg_id;
5159         u8 state;
5160         u8 rsrv1;
5161 #endif
5162         struct pci_entity p_func;
5163 };
5164
5165
5166 /*
5167  * The fast-path status block meta-data
5168  */
5169 struct hc_status_block_data_e1x {
5170         struct hc_index_data index_data[HC_SB_MAX_INDICES_E1X];
5171         struct hc_sb_data common;
5172 };
5173
5174
5175 /*
5176  * The fast-path status block meta-data
5177  */
5178 struct hc_status_block_data_e2 {
5179         struct hc_index_data index_data[HC_SB_MAX_INDICES_E2];
5180         struct hc_sb_data common;
5181 };
5182
5183
5184 /*
5185  * IGU block operartion modes (in Everest2)
5186  */
5187 enum igu_mode {
5188         HC_IGU_BC_MODE,
5189         HC_IGU_NBC_MODE,
5190         MAX_IGU_MODE
5191 };
5192
5193
5194 /*
5195  * IP versions
5196  */
5197 enum ip_ver {
5198         IP_V4,
5199         IP_V6,
5200         MAX_IP_VER
5201 };
5202
5203
5204 /*
5205  * Multi-function modes
5206  */
5207 enum mf_mode {
5208         SINGLE_FUNCTION,
5209         MULTI_FUNCTION_SD,
5210         MULTI_FUNCTION_SI,
5211         MULTI_FUNCTION_AFEX,
5212         MAX_MF_MODE
5213 };
5214
5215 /*
5216  * Protocol-common statistics collected by the Tstorm (per pf)
5217  */
5218 struct tstorm_per_pf_stats {
5219         struct regpair rcv_error_bytes;
5220 };
5221
5222 /*
5223  *
5224  */
5225 struct per_pf_stats {
5226         struct tstorm_per_pf_stats tstorm_pf_statistics;
5227 };
5228
5229
5230 /*
5231  * Protocol-common statistics collected by the Tstorm (per port)
5232  */
5233 struct tstorm_per_port_stats {
5234         __le32 mac_discard;
5235         __le32 mac_filter_discard;
5236         __le32 brb_truncate_discard;
5237         __le32 mf_tag_discard;
5238         __le32 packet_drop;
5239         __le32 reserved;
5240 };
5241
5242 /*
5243  *
5244  */
5245 struct per_port_stats {
5246         struct tstorm_per_port_stats tstorm_port_statistics;
5247 };
5248
5249
5250 /*
5251  * Protocol-common statistics collected by the Tstorm (per client)
5252  */
5253 struct tstorm_per_queue_stats {
5254         struct regpair rcv_ucast_bytes;
5255         __le32 rcv_ucast_pkts;
5256         __le32 checksum_discard;
5257         struct regpair rcv_bcast_bytes;
5258         __le32 rcv_bcast_pkts;
5259         __le32 pkts_too_big_discard;
5260         struct regpair rcv_mcast_bytes;
5261         __le32 rcv_mcast_pkts;
5262         __le32 ttl0_discard;
5263         __le16 no_buff_discard;
5264         __le16 reserved0;
5265         __le32 reserved1;
5266 };
5267
5268 /*
5269  * Protocol-common statistics collected by the Ustorm (per client)
5270  */
5271 struct ustorm_per_queue_stats {
5272         struct regpair ucast_no_buff_bytes;
5273         struct regpair mcast_no_buff_bytes;
5274         struct regpair bcast_no_buff_bytes;
5275         __le32 ucast_no_buff_pkts;
5276         __le32 mcast_no_buff_pkts;
5277         __le32 bcast_no_buff_pkts;
5278         __le32 coalesced_pkts;
5279         struct regpair coalesced_bytes;
5280         __le32 coalesced_events;
5281         __le32 coalesced_aborts;
5282 };
5283
5284 /*
5285  * Protocol-common statistics collected by the Xstorm (per client)
5286  */
5287 struct xstorm_per_queue_stats {
5288         struct regpair ucast_bytes_sent;
5289         struct regpair mcast_bytes_sent;
5290         struct regpair bcast_bytes_sent;
5291         __le32 ucast_pkts_sent;
5292         __le32 mcast_pkts_sent;
5293         __le32 bcast_pkts_sent;
5294         __le32 error_drop_pkts;
5295 };
5296
5297 /*
5298  *
5299  */
5300 struct per_queue_stats {
5301         struct tstorm_per_queue_stats tstorm_queue_statistics;
5302         struct ustorm_per_queue_stats ustorm_queue_statistics;
5303         struct xstorm_per_queue_stats xstorm_queue_statistics;
5304 };
5305
5306
5307 /*
5308  * FW version stored in first line of pram
5309  */
5310 struct pram_fw_version {
5311         u8 major;
5312         u8 minor;
5313         u8 revision;
5314         u8 engineering;
5315         u8 flags;
5316 #define PRAM_FW_VERSION_OPTIMIZED (0x1<<0)
5317 #define PRAM_FW_VERSION_OPTIMIZED_SHIFT 0
5318 #define PRAM_FW_VERSION_STORM_ID (0x3<<1)
5319 #define PRAM_FW_VERSION_STORM_ID_SHIFT 1
5320 #define PRAM_FW_VERSION_BIG_ENDIEN (0x1<<3)
5321 #define PRAM_FW_VERSION_BIG_ENDIEN_SHIFT 3
5322 #define PRAM_FW_VERSION_CHIP_VERSION (0x3<<4)
5323 #define PRAM_FW_VERSION_CHIP_VERSION_SHIFT 4
5324 #define __PRAM_FW_VERSION_RESERVED0 (0x3<<6)
5325 #define __PRAM_FW_VERSION_RESERVED0_SHIFT 6
5326 };
5327
5328
5329 /*
5330  * Ethernet slow path element
5331  */
5332 union protocol_common_specific_data {
5333         u8 protocol_data[8];
5334         struct regpair phy_address;
5335         struct regpair mac_config_addr;
5336         struct afex_vif_list_ramrod_data afex_vif_list_data;
5337 };
5338
5339 /*
5340  * The send queue element
5341  */
5342 struct protocol_common_spe {
5343         struct spe_hdr hdr;
5344         union protocol_common_specific_data data;
5345 };
5346
5347
5348 /*
5349  * The send queue element
5350  */
5351 struct slow_path_element {
5352         struct spe_hdr hdr;
5353         struct regpair protocol_data;
5354 };
5355
5356
5357 /*
5358  * Protocol-common statistics counter
5359  */
5360 struct stats_counter {
5361         __le16 xstats_counter;
5362         __le16 reserved0;
5363         __le32 reserved1;
5364         __le16 tstats_counter;
5365         __le16 reserved2;
5366         __le32 reserved3;
5367         __le16 ustats_counter;
5368         __le16 reserved4;
5369         __le32 reserved5;
5370         __le16 cstats_counter;
5371         __le16 reserved6;
5372         __le32 reserved7;
5373 };
5374
5375
5376 /*
5377  *
5378  */
5379 struct stats_query_entry {
5380         u8 kind;
5381         u8 index;
5382         __le16 funcID;
5383         __le32 reserved;
5384         struct regpair address;
5385 };
5386
5387 /*
5388  * statistic command
5389  */
5390 struct stats_query_cmd_group {
5391         struct stats_query_entry query[STATS_QUERY_CMD_COUNT];
5392 };
5393
5394
5395 /*
5396  * statistic command header
5397  */
5398 struct stats_query_header {
5399         u8 cmd_num;
5400         u8 reserved0;
5401         __le16 drv_stats_counter;
5402         __le32 reserved1;
5403         struct regpair stats_counters_addrs;
5404 };
5405
5406
5407 /*
5408  * Types of statistcis query entry
5409  */
5410 enum stats_query_type {
5411         STATS_TYPE_QUEUE,
5412         STATS_TYPE_PORT,
5413         STATS_TYPE_PF,
5414         STATS_TYPE_TOE,
5415         STATS_TYPE_FCOE,
5416         MAX_STATS_QUERY_TYPE
5417 };
5418
5419
5420 /*
5421  * Indicate of the function status block state
5422  */
5423 enum status_block_state {
5424         SB_DISABLED,
5425         SB_ENABLED,
5426         SB_CLEANED,
5427         MAX_STATUS_BLOCK_STATE
5428 };
5429
5430
5431 /*
5432  * Storm IDs (including attentions for IGU related enums)
5433  */
5434 enum storm_id {
5435         USTORM_ID,
5436         CSTORM_ID,
5437         XSTORM_ID,
5438         TSTORM_ID,
5439         ATTENTION_ID,
5440         MAX_STORM_ID
5441 };
5442
5443
5444 /*
5445  * Taffic types used in ETS and flow control algorithms
5446  */
5447 enum traffic_type {
5448         LLFC_TRAFFIC_TYPE_NW,
5449         LLFC_TRAFFIC_TYPE_FCOE,
5450         LLFC_TRAFFIC_TYPE_ISCSI,
5451         MAX_TRAFFIC_TYPE
5452 };
5453
5454
5455 /*
5456  * zone A per-queue data
5457  */
5458 struct tstorm_queue_zone_data {
5459         struct regpair reserved[4];
5460 };
5461
5462
5463 /*
5464  * zone B per-VF data
5465  */
5466 struct tstorm_vf_zone_data {
5467         struct regpair reserved;
5468 };
5469
5470
5471 /*
5472  * zone A per-queue data
5473  */
5474 struct ustorm_queue_zone_data {
5475         struct ustorm_eth_rx_producers eth_rx_producers;
5476         struct regpair reserved[3];
5477 };
5478
5479
5480 /*
5481  * zone B per-VF data
5482  */
5483 struct ustorm_vf_zone_data {
5484         struct regpair reserved;
5485 };
5486
5487
5488 /*
5489  * data per VF-PF channel
5490  */
5491 struct vf_pf_channel_data {
5492 #if defined(__BIG_ENDIAN)
5493         u16 reserved0;
5494         u8 valid;
5495         u8 state;
5496 #elif defined(__LITTLE_ENDIAN)
5497         u8 state;
5498         u8 valid;
5499         u16 reserved0;
5500 #endif
5501         u32 reserved1;
5502 };
5503
5504
5505 /*
5506  * State of VF-PF channel
5507  */
5508 enum vf_pf_channel_state {
5509         VF_PF_CHANNEL_STATE_READY,
5510         VF_PF_CHANNEL_STATE_WAITING_FOR_ACK,
5511         MAX_VF_PF_CHANNEL_STATE
5512 };
5513
5514
5515 /*
5516  * vif_list_rule_kind
5517  */
5518 enum vif_list_rule_kind {
5519         VIF_LIST_RULE_SET,
5520         VIF_LIST_RULE_GET,
5521         VIF_LIST_RULE_CLEAR_ALL,
5522         VIF_LIST_RULE_CLEAR_FUNC,
5523         MAX_VIF_LIST_RULE_KIND
5524 };
5525
5526
5527 /*
5528  * zone A per-queue data
5529  */
5530 struct xstorm_queue_zone_data {
5531         struct regpair reserved[4];
5532 };
5533
5534
5535 /*
5536  * zone B per-VF data
5537  */
5538 struct xstorm_vf_zone_data {
5539         struct regpair reserved;
5540 };
5541
5542 #endif /* BNX2X_HSI_H */