]> Pileus Git - ~andy/linux/blob - drivers/mtd/nand/r852.c
Merge tag 'driver-core-3.6-rc3' of git://git.kernel.org/pub/scm/linux/kernel/git...
[~andy/linux] / drivers / mtd / nand / r852.c
1 /*
2  * Copyright © 2009 - Maxim Levitsky
3  * driver for Ricoh xD readers
4  *
5  * This program is free software; you can redistribute it and/or modify
6  * it under the terms of the GNU General Public License version 2 as
7  * published by the Free Software Foundation.
8  */
9
10 #include <linux/kernel.h>
11 #include <linux/module.h>
12 #include <linux/jiffies.h>
13 #include <linux/workqueue.h>
14 #include <linux/interrupt.h>
15 #include <linux/pci.h>
16 #include <linux/pci_ids.h>
17 #include <linux/delay.h>
18 #include <linux/slab.h>
19 #include <asm/byteorder.h>
20 #include <linux/sched.h>
21 #include "sm_common.h"
22 #include "r852.h"
23
24
25 static bool r852_enable_dma = 1;
26 module_param(r852_enable_dma, bool, S_IRUGO);
27 MODULE_PARM_DESC(r852_enable_dma, "Enable usage of the DMA (default)");
28
29 static int debug;
30 module_param(debug, int, S_IRUGO | S_IWUSR);
31 MODULE_PARM_DESC(debug, "Debug level (0-2)");
32
33 /* read register */
34 static inline uint8_t r852_read_reg(struct r852_device *dev, int address)
35 {
36         uint8_t reg = readb(dev->mmio + address);
37         return reg;
38 }
39
40 /* write register */
41 static inline void r852_write_reg(struct r852_device *dev,
42                                                 int address, uint8_t value)
43 {
44         writeb(value, dev->mmio + address);
45         mmiowb();
46 }
47
48
49 /* read dword sized register */
50 static inline uint32_t r852_read_reg_dword(struct r852_device *dev, int address)
51 {
52         uint32_t reg = le32_to_cpu(readl(dev->mmio + address));
53         return reg;
54 }
55
56 /* write dword sized register */
57 static inline void r852_write_reg_dword(struct r852_device *dev,
58                                                         int address, uint32_t value)
59 {
60         writel(cpu_to_le32(value), dev->mmio + address);
61         mmiowb();
62 }
63
64 /* returns pointer to our private structure */
65 static inline struct r852_device *r852_get_dev(struct mtd_info *mtd)
66 {
67         struct nand_chip *chip = mtd->priv;
68         return chip->priv;
69 }
70
71
72 /* check if controller supports dma */
73 static void r852_dma_test(struct r852_device *dev)
74 {
75         dev->dma_usable = (r852_read_reg(dev, R852_DMA_CAP) &
76                 (R852_DMA1 | R852_DMA2)) == (R852_DMA1 | R852_DMA2);
77
78         if (!dev->dma_usable)
79                 message("Non dma capable device detected, dma disabled");
80
81         if (!r852_enable_dma) {
82                 message("disabling dma on user request");
83                 dev->dma_usable = 0;
84         }
85 }
86
87 /*
88  * Enable dma. Enables ether first or second stage of the DMA,
89  * Expects dev->dma_dir and dev->dma_state be set
90  */
91 static void r852_dma_enable(struct r852_device *dev)
92 {
93         uint8_t dma_reg, dma_irq_reg;
94
95         /* Set up dma settings */
96         dma_reg = r852_read_reg_dword(dev, R852_DMA_SETTINGS);
97         dma_reg &= ~(R852_DMA_READ | R852_DMA_INTERNAL | R852_DMA_MEMORY);
98
99         if (dev->dma_dir)
100                 dma_reg |= R852_DMA_READ;
101
102         if (dev->dma_state == DMA_INTERNAL) {
103                 dma_reg |= R852_DMA_INTERNAL;
104                 /* Precaution to make sure HW doesn't write */
105                         /* to random kernel memory */
106                 r852_write_reg_dword(dev, R852_DMA_ADDR,
107                         cpu_to_le32(dev->phys_bounce_buffer));
108         } else {
109                 dma_reg |= R852_DMA_MEMORY;
110                 r852_write_reg_dword(dev, R852_DMA_ADDR,
111                         cpu_to_le32(dev->phys_dma_addr));
112         }
113
114         /* Precaution: make sure write reached the device */
115         r852_read_reg_dword(dev, R852_DMA_ADDR);
116
117         r852_write_reg_dword(dev, R852_DMA_SETTINGS, dma_reg);
118
119         /* Set dma irq */
120         dma_irq_reg = r852_read_reg_dword(dev, R852_DMA_IRQ_ENABLE);
121         r852_write_reg_dword(dev, R852_DMA_IRQ_ENABLE,
122                 dma_irq_reg |
123                 R852_DMA_IRQ_INTERNAL |
124                 R852_DMA_IRQ_ERROR |
125                 R852_DMA_IRQ_MEMORY);
126 }
127
128 /*
129  * Disable dma, called from the interrupt handler, which specifies
130  * success of the operation via 'error' argument
131  */
132 static void r852_dma_done(struct r852_device *dev, int error)
133 {
134         WARN_ON(dev->dma_stage == 0);
135
136         r852_write_reg_dword(dev, R852_DMA_IRQ_STA,
137                         r852_read_reg_dword(dev, R852_DMA_IRQ_STA));
138
139         r852_write_reg_dword(dev, R852_DMA_SETTINGS, 0);
140         r852_write_reg_dword(dev, R852_DMA_IRQ_ENABLE, 0);
141
142         /* Precaution to make sure HW doesn't write to random kernel memory */
143         r852_write_reg_dword(dev, R852_DMA_ADDR,
144                 cpu_to_le32(dev->phys_bounce_buffer));
145         r852_read_reg_dword(dev, R852_DMA_ADDR);
146
147         dev->dma_error = error;
148         dev->dma_stage = 0;
149
150         if (dev->phys_dma_addr && dev->phys_dma_addr != dev->phys_bounce_buffer)
151                 pci_unmap_single(dev->pci_dev, dev->phys_dma_addr, R852_DMA_LEN,
152                         dev->dma_dir ? PCI_DMA_FROMDEVICE : PCI_DMA_TODEVICE);
153 }
154
155 /*
156  * Wait, till dma is done, which includes both phases of it
157  */
158 static int r852_dma_wait(struct r852_device *dev)
159 {
160         long timeout = wait_for_completion_timeout(&dev->dma_done,
161                                 msecs_to_jiffies(1000));
162         if (!timeout) {
163                 dbg("timeout waiting for DMA interrupt");
164                 return -ETIMEDOUT;
165         }
166
167         return 0;
168 }
169
170 /*
171  * Read/Write one page using dma. Only pages can be read (512 bytes)
172 */
173 static void r852_do_dma(struct r852_device *dev, uint8_t *buf, int do_read)
174 {
175         int bounce = 0;
176         unsigned long flags;
177         int error;
178
179         dev->dma_error = 0;
180
181         /* Set dma direction */
182         dev->dma_dir = do_read;
183         dev->dma_stage = 1;
184         INIT_COMPLETION(dev->dma_done);
185
186         dbg_verbose("doing dma %s ", do_read ? "read" : "write");
187
188         /* Set initial dma state: for reading first fill on board buffer,
189           from device, for writes first fill the buffer  from memory*/
190         dev->dma_state = do_read ? DMA_INTERNAL : DMA_MEMORY;
191
192         /* if incoming buffer is not page aligned, we should do bounce */
193         if ((unsigned long)buf & (R852_DMA_LEN-1))
194                 bounce = 1;
195
196         if (!bounce) {
197                 dev->phys_dma_addr = pci_map_single(dev->pci_dev, (void *)buf,
198                         R852_DMA_LEN,
199                         (do_read ? PCI_DMA_FROMDEVICE : PCI_DMA_TODEVICE));
200
201                 if (pci_dma_mapping_error(dev->pci_dev, dev->phys_dma_addr))
202                         bounce = 1;
203         }
204
205         if (bounce) {
206                 dbg_verbose("dma: using bounce buffer");
207                 dev->phys_dma_addr = dev->phys_bounce_buffer;
208                 if (!do_read)
209                         memcpy(dev->bounce_buffer, buf, R852_DMA_LEN);
210         }
211
212         /* Enable DMA */
213         spin_lock_irqsave(&dev->irqlock, flags);
214         r852_dma_enable(dev);
215         spin_unlock_irqrestore(&dev->irqlock, flags);
216
217         /* Wait till complete */
218         error = r852_dma_wait(dev);
219
220         if (error) {
221                 r852_dma_done(dev, error);
222                 return;
223         }
224
225         if (do_read && bounce)
226                 memcpy((void *)buf, dev->bounce_buffer, R852_DMA_LEN);
227 }
228
229 /*
230  * Program data lines of the nand chip to send data to it
231  */
232 void r852_write_buf(struct mtd_info *mtd, const uint8_t *buf, int len)
233 {
234         struct r852_device *dev = r852_get_dev(mtd);
235         uint32_t reg;
236
237         /* Don't allow any access to hardware if we suspect card removal */
238         if (dev->card_unstable)
239                 return;
240
241         /* Special case for whole sector read */
242         if (len == R852_DMA_LEN && dev->dma_usable) {
243                 r852_do_dma(dev, (uint8_t *)buf, 0);
244                 return;
245         }
246
247         /* write DWORD chinks - faster */
248         while (len) {
249                 reg = buf[0] | buf[1] << 8 | buf[2] << 16 | buf[3] << 24;
250                 r852_write_reg_dword(dev, R852_DATALINE, reg);
251                 buf += 4;
252                 len -= 4;
253
254         }
255
256         /* write rest */
257         while (len)
258                 r852_write_reg(dev, R852_DATALINE, *buf++);
259 }
260
261 /*
262  * Read data lines of the nand chip to retrieve data
263  */
264 void r852_read_buf(struct mtd_info *mtd, uint8_t *buf, int len)
265 {
266         struct r852_device *dev = r852_get_dev(mtd);
267         uint32_t reg;
268
269         if (dev->card_unstable) {
270                 /* since we can't signal error here, at least, return
271                         predictable buffer */
272                 memset(buf, 0, len);
273                 return;
274         }
275
276         /* special case for whole sector read */
277         if (len == R852_DMA_LEN && dev->dma_usable) {
278                 r852_do_dma(dev, buf, 1);
279                 return;
280         }
281
282         /* read in dword sized chunks */
283         while (len >= 4) {
284
285                 reg = r852_read_reg_dword(dev, R852_DATALINE);
286                 *buf++ = reg & 0xFF;
287                 *buf++ = (reg >> 8) & 0xFF;
288                 *buf++ = (reg >> 16) & 0xFF;
289                 *buf++ = (reg >> 24) & 0xFF;
290                 len -= 4;
291         }
292
293         /* read the reset by bytes */
294         while (len--)
295                 *buf++ = r852_read_reg(dev, R852_DATALINE);
296 }
297
298 /*
299  * Read one byte from nand chip
300  */
301 static uint8_t r852_read_byte(struct mtd_info *mtd)
302 {
303         struct r852_device *dev = r852_get_dev(mtd);
304
305         /* Same problem as in r852_read_buf.... */
306         if (dev->card_unstable)
307                 return 0;
308
309         return r852_read_reg(dev, R852_DATALINE);
310 }
311
312
313 /*
314  * Readback the buffer to verify it
315  */
316 int r852_verify_buf(struct mtd_info *mtd, const uint8_t *buf, int len)
317 {
318         struct r852_device *dev = r852_get_dev(mtd);
319
320         /* We can't be sure about anything here... */
321         if (dev->card_unstable)
322                 return -1;
323
324         /* This will never happen, unless you wired up a nand chip
325                 with > 512 bytes page size to the reader */
326         if (len > SM_SECTOR_SIZE)
327                 return 0;
328
329         r852_read_buf(mtd, dev->tmp_buffer, len);
330         return memcmp(buf, dev->tmp_buffer, len);
331 }
332
333 /*
334  * Control several chip lines & send commands
335  */
336 void r852_cmdctl(struct mtd_info *mtd, int dat, unsigned int ctrl)
337 {
338         struct r852_device *dev = r852_get_dev(mtd);
339
340         if (dev->card_unstable)
341                 return;
342
343         if (ctrl & NAND_CTRL_CHANGE) {
344
345                 dev->ctlreg &= ~(R852_CTL_DATA | R852_CTL_COMMAND |
346                                  R852_CTL_ON | R852_CTL_CARDENABLE);
347
348                 if (ctrl & NAND_ALE)
349                         dev->ctlreg |= R852_CTL_DATA;
350
351                 if (ctrl & NAND_CLE)
352                         dev->ctlreg |= R852_CTL_COMMAND;
353
354                 if (ctrl & NAND_NCE)
355                         dev->ctlreg |= (R852_CTL_CARDENABLE | R852_CTL_ON);
356                 else
357                         dev->ctlreg &= ~R852_CTL_WRITE;
358
359                 /* when write is stareted, enable write access */
360                 if (dat == NAND_CMD_ERASE1)
361                         dev->ctlreg |= R852_CTL_WRITE;
362
363                 r852_write_reg(dev, R852_CTL, dev->ctlreg);
364         }
365
366          /* HACK: NAND_CMD_SEQIN is called without NAND_CTRL_CHANGE, but we need
367                 to set write mode */
368         if (dat == NAND_CMD_SEQIN && (dev->ctlreg & R852_CTL_COMMAND)) {
369                 dev->ctlreg |= R852_CTL_WRITE;
370                 r852_write_reg(dev, R852_CTL, dev->ctlreg);
371         }
372
373         if (dat != NAND_CMD_NONE)
374                 r852_write_reg(dev, R852_DATALINE, dat);
375 }
376
377 /*
378  * Wait till card is ready.
379  * based on nand_wait, but returns errors on DMA error
380  */
381 int r852_wait(struct mtd_info *mtd, struct nand_chip *chip)
382 {
383         struct r852_device *dev = chip->priv;
384
385         unsigned long timeout;
386         int status;
387
388         timeout = jiffies + (chip->state == FL_ERASING ?
389                 msecs_to_jiffies(400) : msecs_to_jiffies(20));
390
391         while (time_before(jiffies, timeout))
392                 if (chip->dev_ready(mtd))
393                         break;
394
395         chip->cmdfunc(mtd, NAND_CMD_STATUS, -1, -1);
396         status = (int)chip->read_byte(mtd);
397
398         /* Unfortunelly, no way to send detailed error status... */
399         if (dev->dma_error) {
400                 status |= NAND_STATUS_FAIL;
401                 dev->dma_error = 0;
402         }
403         return status;
404 }
405
406 /*
407  * Check if card is ready
408  */
409
410 int r852_ready(struct mtd_info *mtd)
411 {
412         struct r852_device *dev = r852_get_dev(mtd);
413         return !(r852_read_reg(dev, R852_CARD_STA) & R852_CARD_STA_BUSY);
414 }
415
416
417 /*
418  * Set ECC engine mode
419 */
420
421 void r852_ecc_hwctl(struct mtd_info *mtd, int mode)
422 {
423         struct r852_device *dev = r852_get_dev(mtd);
424
425         if (dev->card_unstable)
426                 return;
427
428         switch (mode) {
429         case NAND_ECC_READ:
430         case NAND_ECC_WRITE:
431                 /* enable ecc generation/check*/
432                 dev->ctlreg |= R852_CTL_ECC_ENABLE;
433
434                 /* flush ecc buffer */
435                 r852_write_reg(dev, R852_CTL,
436                         dev->ctlreg | R852_CTL_ECC_ACCESS);
437
438                 r852_read_reg_dword(dev, R852_DATALINE);
439                 r852_write_reg(dev, R852_CTL, dev->ctlreg);
440                 return;
441
442         case NAND_ECC_READSYN:
443                 /* disable ecc generation */
444                 dev->ctlreg &= ~R852_CTL_ECC_ENABLE;
445                 r852_write_reg(dev, R852_CTL, dev->ctlreg);
446         }
447 }
448
449 /*
450  * Calculate ECC, only used for writes
451  */
452
453 int r852_ecc_calculate(struct mtd_info *mtd, const uint8_t *dat,
454                                                         uint8_t *ecc_code)
455 {
456         struct r852_device *dev = r852_get_dev(mtd);
457         struct sm_oob *oob = (struct sm_oob *)ecc_code;
458         uint32_t ecc1, ecc2;
459
460         if (dev->card_unstable)
461                 return 0;
462
463         dev->ctlreg &= ~R852_CTL_ECC_ENABLE;
464         r852_write_reg(dev, R852_CTL, dev->ctlreg | R852_CTL_ECC_ACCESS);
465
466         ecc1 = r852_read_reg_dword(dev, R852_DATALINE);
467         ecc2 = r852_read_reg_dword(dev, R852_DATALINE);
468
469         oob->ecc1[0] = (ecc1) & 0xFF;
470         oob->ecc1[1] = (ecc1 >> 8) & 0xFF;
471         oob->ecc1[2] = (ecc1 >> 16) & 0xFF;
472
473         oob->ecc2[0] = (ecc2) & 0xFF;
474         oob->ecc2[1] = (ecc2 >> 8) & 0xFF;
475         oob->ecc2[2] = (ecc2 >> 16) & 0xFF;
476
477         r852_write_reg(dev, R852_CTL, dev->ctlreg);
478         return 0;
479 }
480
481 /*
482  * Correct the data using ECC, hw did almost everything for us
483  */
484
485 int r852_ecc_correct(struct mtd_info *mtd, uint8_t *dat,
486                                 uint8_t *read_ecc, uint8_t *calc_ecc)
487 {
488         uint16_t ecc_reg;
489         uint8_t ecc_status, err_byte;
490         int i, error = 0;
491
492         struct r852_device *dev = r852_get_dev(mtd);
493
494         if (dev->card_unstable)
495                 return 0;
496
497         if (dev->dma_error) {
498                 dev->dma_error = 0;
499                 return -1;
500         }
501
502         r852_write_reg(dev, R852_CTL, dev->ctlreg | R852_CTL_ECC_ACCESS);
503         ecc_reg = r852_read_reg_dword(dev, R852_DATALINE);
504         r852_write_reg(dev, R852_CTL, dev->ctlreg);
505
506         for (i = 0 ; i <= 1 ; i++) {
507
508                 ecc_status = (ecc_reg >> 8) & 0xFF;
509
510                 /* ecc uncorrectable error */
511                 if (ecc_status & R852_ECC_FAIL) {
512                         dbg("ecc: unrecoverable error, in half %d", i);
513                         error = -1;
514                         goto exit;
515                 }
516
517                 /* correctable error */
518                 if (ecc_status & R852_ECC_CORRECTABLE) {
519
520                         err_byte = ecc_reg & 0xFF;
521                         dbg("ecc: recoverable error, "
522                                 "in half %d, byte %d, bit %d", i,
523                                 err_byte, ecc_status & R852_ECC_ERR_BIT_MSK);
524
525                         dat[err_byte] ^=
526                                 1 << (ecc_status & R852_ECC_ERR_BIT_MSK);
527                         error++;
528                 }
529
530                 dat += 256;
531                 ecc_reg >>= 16;
532         }
533 exit:
534         return error;
535 }
536
537 /*
538  * This is copy of nand_read_oob_std
539  * nand_read_oob_syndrome assumes we can send column address - we can't
540  */
541 static int r852_read_oob(struct mtd_info *mtd, struct nand_chip *chip,
542                              int page)
543 {
544         chip->cmdfunc(mtd, NAND_CMD_READOOB, 0, page);
545         chip->read_buf(mtd, chip->oob_poi, mtd->oobsize);
546         return 0;
547 }
548
549 /*
550  * Start the nand engine
551  */
552
553 void r852_engine_enable(struct r852_device *dev)
554 {
555         if (r852_read_reg_dword(dev, R852_HW) & R852_HW_UNKNOWN) {
556                 r852_write_reg(dev, R852_CTL, R852_CTL_RESET | R852_CTL_ON);
557                 r852_write_reg_dword(dev, R852_HW, R852_HW_ENABLED);
558         } else {
559                 r852_write_reg_dword(dev, R852_HW, R852_HW_ENABLED);
560                 r852_write_reg(dev, R852_CTL, R852_CTL_RESET | R852_CTL_ON);
561         }
562         msleep(300);
563         r852_write_reg(dev, R852_CTL, 0);
564 }
565
566
567 /*
568  * Stop the nand engine
569  */
570
571 void r852_engine_disable(struct r852_device *dev)
572 {
573         r852_write_reg_dword(dev, R852_HW, 0);
574         r852_write_reg(dev, R852_CTL, R852_CTL_RESET);
575 }
576
577 /*
578  * Test if card is present
579  */
580
581 void r852_card_update_present(struct r852_device *dev)
582 {
583         unsigned long flags;
584         uint8_t reg;
585
586         spin_lock_irqsave(&dev->irqlock, flags);
587         reg = r852_read_reg(dev, R852_CARD_STA);
588         dev->card_detected = !!(reg & R852_CARD_STA_PRESENT);
589         spin_unlock_irqrestore(&dev->irqlock, flags);
590 }
591
592 /*
593  * Update card detection IRQ state according to current card state
594  * which is read in r852_card_update_present
595  */
596 void r852_update_card_detect(struct r852_device *dev)
597 {
598         int card_detect_reg = r852_read_reg(dev, R852_CARD_IRQ_ENABLE);
599         dev->card_unstable = 0;
600
601         card_detect_reg &= ~(R852_CARD_IRQ_REMOVE | R852_CARD_IRQ_INSERT);
602         card_detect_reg |= R852_CARD_IRQ_GENABLE;
603
604         card_detect_reg |= dev->card_detected ?
605                 R852_CARD_IRQ_REMOVE : R852_CARD_IRQ_INSERT;
606
607         r852_write_reg(dev, R852_CARD_IRQ_ENABLE, card_detect_reg);
608 }
609
610 ssize_t r852_media_type_show(struct device *sys_dev,
611                 struct device_attribute *attr, char *buf)
612 {
613         struct mtd_info *mtd = container_of(sys_dev, struct mtd_info, dev);
614         struct r852_device *dev = r852_get_dev(mtd);
615         char *data = dev->sm ? "smartmedia" : "xd";
616
617         strcpy(buf, data);
618         return strlen(data);
619 }
620
621 DEVICE_ATTR(media_type, S_IRUGO, r852_media_type_show, NULL);
622
623
624 /* Detect properties of card in slot */
625 void r852_update_media_status(struct r852_device *dev)
626 {
627         uint8_t reg;
628         unsigned long flags;
629         int readonly;
630
631         spin_lock_irqsave(&dev->irqlock, flags);
632         if (!dev->card_detected) {
633                 message("card removed");
634                 spin_unlock_irqrestore(&dev->irqlock, flags);
635                 return ;
636         }
637
638         readonly  = r852_read_reg(dev, R852_CARD_STA) & R852_CARD_STA_RO;
639         reg = r852_read_reg(dev, R852_DMA_CAP);
640         dev->sm = (reg & (R852_DMA1 | R852_DMA2)) && (reg & R852_SMBIT);
641
642         message("detected %s %s card in slot",
643                 dev->sm ? "SmartMedia" : "xD",
644                 readonly ? "readonly" : "writeable");
645
646         dev->readonly = readonly;
647         spin_unlock_irqrestore(&dev->irqlock, flags);
648 }
649
650 /*
651  * Register the nand device
652  * Called when the card is detected
653  */
654 int r852_register_nand_device(struct r852_device *dev)
655 {
656         dev->mtd = kzalloc(sizeof(struct mtd_info), GFP_KERNEL);
657
658         if (!dev->mtd)
659                 goto error1;
660
661         WARN_ON(dev->card_registred);
662
663         dev->mtd->owner = THIS_MODULE;
664         dev->mtd->priv = dev->chip;
665         dev->mtd->dev.parent = &dev->pci_dev->dev;
666
667         if (dev->readonly)
668                 dev->chip->options |= NAND_ROM;
669
670         r852_engine_enable(dev);
671
672         if (sm_register_device(dev->mtd, dev->sm))
673                 goto error2;
674
675         if (device_create_file(&dev->mtd->dev, &dev_attr_media_type))
676                 message("can't create media type sysfs attribute");
677
678         dev->card_registred = 1;
679         return 0;
680 error2:
681         kfree(dev->mtd);
682 error1:
683         /* Force card redetect */
684         dev->card_detected = 0;
685         return -1;
686 }
687
688 /*
689  * Unregister the card
690  */
691
692 void r852_unregister_nand_device(struct r852_device *dev)
693 {
694         if (!dev->card_registred)
695                 return;
696
697         device_remove_file(&dev->mtd->dev, &dev_attr_media_type);
698         nand_release(dev->mtd);
699         r852_engine_disable(dev);
700         dev->card_registred = 0;
701         kfree(dev->mtd);
702         dev->mtd = NULL;
703 }
704
705 /* Card state updater */
706 void r852_card_detect_work(struct work_struct *work)
707 {
708         struct r852_device *dev =
709                 container_of(work, struct r852_device, card_detect_work.work);
710
711         r852_card_update_present(dev);
712         r852_update_card_detect(dev);
713         dev->card_unstable = 0;
714
715         /* False alarm */
716         if (dev->card_detected == dev->card_registred)
717                 goto exit;
718
719         /* Read media properties */
720         r852_update_media_status(dev);
721
722         /* Register the card */
723         if (dev->card_detected)
724                 r852_register_nand_device(dev);
725         else
726                 r852_unregister_nand_device(dev);
727 exit:
728         r852_update_card_detect(dev);
729 }
730
731 /* Ack + disable IRQ generation */
732 static void r852_disable_irqs(struct r852_device *dev)
733 {
734         uint8_t reg;
735         reg = r852_read_reg(dev, R852_CARD_IRQ_ENABLE);
736         r852_write_reg(dev, R852_CARD_IRQ_ENABLE, reg & ~R852_CARD_IRQ_MASK);
737
738         reg = r852_read_reg_dword(dev, R852_DMA_IRQ_ENABLE);
739         r852_write_reg_dword(dev, R852_DMA_IRQ_ENABLE,
740                                         reg & ~R852_DMA_IRQ_MASK);
741
742         r852_write_reg(dev, R852_CARD_IRQ_STA, R852_CARD_IRQ_MASK);
743         r852_write_reg_dword(dev, R852_DMA_IRQ_STA, R852_DMA_IRQ_MASK);
744 }
745
746 /* Interrupt handler */
747 static irqreturn_t r852_irq(int irq, void *data)
748 {
749         struct r852_device *dev = (struct r852_device *)data;
750
751         uint8_t card_status, dma_status;
752         unsigned long flags;
753         irqreturn_t ret = IRQ_NONE;
754
755         spin_lock_irqsave(&dev->irqlock, flags);
756
757         /* handle card detection interrupts first */
758         card_status = r852_read_reg(dev, R852_CARD_IRQ_STA);
759         r852_write_reg(dev, R852_CARD_IRQ_STA, card_status);
760
761         if (card_status & (R852_CARD_IRQ_INSERT|R852_CARD_IRQ_REMOVE)) {
762
763                 ret = IRQ_HANDLED;
764                 dev->card_detected = !!(card_status & R852_CARD_IRQ_INSERT);
765
766                 /* we shouldn't receive any interrupts if we wait for card
767                         to settle */
768                 WARN_ON(dev->card_unstable);
769
770                 /* disable irqs while card is unstable */
771                 /* this will timeout DMA if active, but better that garbage */
772                 r852_disable_irqs(dev);
773
774                 if (dev->card_unstable)
775                         goto out;
776
777                 /* let, card state to settle a bit, and then do the work */
778                 dev->card_unstable = 1;
779                 queue_delayed_work(dev->card_workqueue,
780                         &dev->card_detect_work, msecs_to_jiffies(100));
781                 goto out;
782         }
783
784
785         /* Handle dma interrupts */
786         dma_status = r852_read_reg_dword(dev, R852_DMA_IRQ_STA);
787         r852_write_reg_dword(dev, R852_DMA_IRQ_STA, dma_status);
788
789         if (dma_status & R852_DMA_IRQ_MASK) {
790
791                 ret = IRQ_HANDLED;
792
793                 if (dma_status & R852_DMA_IRQ_ERROR) {
794                         dbg("received dma error IRQ");
795                         r852_dma_done(dev, -EIO);
796                         complete(&dev->dma_done);
797                         goto out;
798                 }
799
800                 /* received DMA interrupt out of nowhere? */
801                 WARN_ON_ONCE(dev->dma_stage == 0);
802
803                 if (dev->dma_stage == 0)
804                         goto out;
805
806                 /* done device access */
807                 if (dev->dma_state == DMA_INTERNAL &&
808                                 (dma_status & R852_DMA_IRQ_INTERNAL)) {
809
810                         dev->dma_state = DMA_MEMORY;
811                         dev->dma_stage++;
812                 }
813
814                 /* done memory DMA */
815                 if (dev->dma_state == DMA_MEMORY &&
816                                 (dma_status & R852_DMA_IRQ_MEMORY)) {
817                         dev->dma_state = DMA_INTERNAL;
818                         dev->dma_stage++;
819                 }
820
821                 /* Enable 2nd half of dma dance */
822                 if (dev->dma_stage == 2)
823                         r852_dma_enable(dev);
824
825                 /* Operation done */
826                 if (dev->dma_stage == 3) {
827                         r852_dma_done(dev, 0);
828                         complete(&dev->dma_done);
829                 }
830                 goto out;
831         }
832
833         /* Handle unknown interrupts */
834         if (dma_status)
835                 dbg("bad dma IRQ status = %x", dma_status);
836
837         if (card_status & ~R852_CARD_STA_CD)
838                 dbg("strange card status = %x", card_status);
839
840 out:
841         spin_unlock_irqrestore(&dev->irqlock, flags);
842         return ret;
843 }
844
845 int  r852_probe(struct pci_dev *pci_dev, const struct pci_device_id *id)
846 {
847         int error;
848         struct nand_chip *chip;
849         struct r852_device *dev;
850
851         /* pci initialization */
852         error = pci_enable_device(pci_dev);
853
854         if (error)
855                 goto error1;
856
857         pci_set_master(pci_dev);
858
859         error = pci_set_dma_mask(pci_dev, DMA_BIT_MASK(32));
860         if (error)
861                 goto error2;
862
863         error = pci_request_regions(pci_dev, DRV_NAME);
864
865         if (error)
866                 goto error3;
867
868         error = -ENOMEM;
869
870         /* init nand chip, but register it only on card insert */
871         chip = kzalloc(sizeof(struct nand_chip), GFP_KERNEL);
872
873         if (!chip)
874                 goto error4;
875
876         /* commands */
877         chip->cmd_ctrl = r852_cmdctl;
878         chip->waitfunc = r852_wait;
879         chip->dev_ready = r852_ready;
880
881         /* I/O */
882         chip->read_byte = r852_read_byte;
883         chip->read_buf = r852_read_buf;
884         chip->write_buf = r852_write_buf;
885         chip->verify_buf = r852_verify_buf;
886
887         /* ecc */
888         chip->ecc.mode = NAND_ECC_HW_SYNDROME;
889         chip->ecc.size = R852_DMA_LEN;
890         chip->ecc.bytes = SM_OOB_SIZE;
891         chip->ecc.strength = 2;
892         chip->ecc.hwctl = r852_ecc_hwctl;
893         chip->ecc.calculate = r852_ecc_calculate;
894         chip->ecc.correct = r852_ecc_correct;
895
896         /* TODO: hack */
897         chip->ecc.read_oob = r852_read_oob;
898
899         /* init our device structure */
900         dev = kzalloc(sizeof(struct r852_device), GFP_KERNEL);
901
902         if (!dev)
903                 goto error5;
904
905         chip->priv = dev;
906         dev->chip = chip;
907         dev->pci_dev = pci_dev;
908         pci_set_drvdata(pci_dev, dev);
909
910         dev->bounce_buffer = pci_alloc_consistent(pci_dev, R852_DMA_LEN,
911                 &dev->phys_bounce_buffer);
912
913         if (!dev->bounce_buffer)
914                 goto error6;
915
916
917         error = -ENODEV;
918         dev->mmio = pci_ioremap_bar(pci_dev, 0);
919
920         if (!dev->mmio)
921                 goto error7;
922
923         error = -ENOMEM;
924         dev->tmp_buffer = kzalloc(SM_SECTOR_SIZE, GFP_KERNEL);
925
926         if (!dev->tmp_buffer)
927                 goto error8;
928
929         init_completion(&dev->dma_done);
930
931         dev->card_workqueue = create_freezable_workqueue(DRV_NAME);
932
933         if (!dev->card_workqueue)
934                 goto error9;
935
936         INIT_DELAYED_WORK(&dev->card_detect_work, r852_card_detect_work);
937
938         /* shutdown everything - precation */
939         r852_engine_disable(dev);
940         r852_disable_irqs(dev);
941
942         r852_dma_test(dev);
943
944         dev->irq = pci_dev->irq;
945         spin_lock_init(&dev->irqlock);
946
947         dev->card_detected = 0;
948         r852_card_update_present(dev);
949
950         /*register irq handler*/
951         error = -ENODEV;
952         if (request_irq(pci_dev->irq, &r852_irq, IRQF_SHARED,
953                           DRV_NAME, dev))
954                 goto error10;
955
956         /* kick initial present test */
957         queue_delayed_work(dev->card_workqueue,
958                 &dev->card_detect_work, 0);
959
960
961         printk(KERN_NOTICE DRV_NAME ": driver loaded successfully\n");
962         return 0;
963
964 error10:
965         destroy_workqueue(dev->card_workqueue);
966 error9:
967         kfree(dev->tmp_buffer);
968 error8:
969         pci_iounmap(pci_dev, dev->mmio);
970 error7:
971         pci_free_consistent(pci_dev, R852_DMA_LEN,
972                 dev->bounce_buffer, dev->phys_bounce_buffer);
973 error6:
974         kfree(dev);
975 error5:
976         kfree(chip);
977 error4:
978         pci_release_regions(pci_dev);
979 error3:
980 error2:
981         pci_disable_device(pci_dev);
982 error1:
983         return error;
984 }
985
986 void r852_remove(struct pci_dev *pci_dev)
987 {
988         struct r852_device *dev = pci_get_drvdata(pci_dev);
989
990         /* Stop detect workqueue -
991                 we are going to unregister the device anyway*/
992         cancel_delayed_work_sync(&dev->card_detect_work);
993         destroy_workqueue(dev->card_workqueue);
994
995         /* Unregister the device, this might make more IO */
996         r852_unregister_nand_device(dev);
997
998         /* Stop interrupts */
999         r852_disable_irqs(dev);
1000         synchronize_irq(dev->irq);
1001         free_irq(dev->irq, dev);
1002
1003         /* Cleanup */
1004         kfree(dev->tmp_buffer);
1005         pci_iounmap(pci_dev, dev->mmio);
1006         pci_free_consistent(pci_dev, R852_DMA_LEN,
1007                 dev->bounce_buffer, dev->phys_bounce_buffer);
1008
1009         kfree(dev->chip);
1010         kfree(dev);
1011
1012         /* Shutdown the PCI device */
1013         pci_release_regions(pci_dev);
1014         pci_disable_device(pci_dev);
1015 }
1016
1017 void r852_shutdown(struct pci_dev *pci_dev)
1018 {
1019         struct r852_device *dev = pci_get_drvdata(pci_dev);
1020
1021         cancel_delayed_work_sync(&dev->card_detect_work);
1022         r852_disable_irqs(dev);
1023         synchronize_irq(dev->irq);
1024         pci_disable_device(pci_dev);
1025 }
1026
1027 #ifdef CONFIG_PM
1028 static int r852_suspend(struct device *device)
1029 {
1030         struct r852_device *dev = pci_get_drvdata(to_pci_dev(device));
1031
1032         if (dev->ctlreg & R852_CTL_CARDENABLE)
1033                 return -EBUSY;
1034
1035         /* First make sure the detect work is gone */
1036         cancel_delayed_work_sync(&dev->card_detect_work);
1037
1038         /* Turn off the interrupts and stop the device */
1039         r852_disable_irqs(dev);
1040         r852_engine_disable(dev);
1041
1042         /* If card was pulled off just during the suspend, which is very
1043                 unlikely, we will remove it on resume, it too late now
1044                 anyway... */
1045         dev->card_unstable = 0;
1046         return 0;
1047 }
1048
1049 static int r852_resume(struct device *device)
1050 {
1051         struct r852_device *dev = pci_get_drvdata(to_pci_dev(device));
1052
1053         r852_disable_irqs(dev);
1054         r852_card_update_present(dev);
1055         r852_engine_disable(dev);
1056
1057
1058         /* If card status changed, just do the work */
1059         if (dev->card_detected != dev->card_registred) {
1060                 dbg("card was %s during low power state",
1061                         dev->card_detected ? "added" : "removed");
1062
1063                 queue_delayed_work(dev->card_workqueue,
1064                 &dev->card_detect_work, msecs_to_jiffies(1000));
1065                 return 0;
1066         }
1067
1068         /* Otherwise, initialize the card */
1069         if (dev->card_registred) {
1070                 r852_engine_enable(dev);
1071                 dev->chip->select_chip(dev->mtd, 0);
1072                 dev->chip->cmdfunc(dev->mtd, NAND_CMD_RESET, -1, -1);
1073                 dev->chip->select_chip(dev->mtd, -1);
1074         }
1075
1076         /* Program card detection IRQ */
1077         r852_update_card_detect(dev);
1078         return 0;
1079 }
1080 #else
1081 #define r852_suspend    NULL
1082 #define r852_resume     NULL
1083 #endif
1084
1085 static const struct pci_device_id r852_pci_id_tbl[] = {
1086
1087         { PCI_VDEVICE(RICOH, 0x0852), },
1088         { },
1089 };
1090
1091 MODULE_DEVICE_TABLE(pci, r852_pci_id_tbl);
1092
1093 static SIMPLE_DEV_PM_OPS(r852_pm_ops, r852_suspend, r852_resume);
1094
1095 static struct pci_driver r852_pci_driver = {
1096         .name           = DRV_NAME,
1097         .id_table       = r852_pci_id_tbl,
1098         .probe          = r852_probe,
1099         .remove         = r852_remove,
1100         .shutdown       = r852_shutdown,
1101         .driver.pm      = &r852_pm_ops,
1102 };
1103
1104 module_pci_driver(r852_pci_driver);
1105
1106 MODULE_LICENSE("GPL");
1107 MODULE_AUTHOR("Maxim Levitsky <maximlevitsky@gmail.com>");
1108 MODULE_DESCRIPTION("Ricoh 85xx xD/smartmedia card reader driver");