]> Pileus Git - ~andy/linux/blob - drivers/ide/arm/icside.c
icside: use ide_tune_dma()
[~andy/linux] / drivers / ide / arm / icside.c
1 /*
2  * linux/drivers/ide/arm/icside.c
3  *
4  * Copyright (c) 1996-2004 Russell King.
5  *
6  * Please note that this platform does not support 32-bit IDE IO.
7  */
8
9 #include <linux/string.h>
10 #include <linux/module.h>
11 #include <linux/ioport.h>
12 #include <linux/slab.h>
13 #include <linux/blkdev.h>
14 #include <linux/errno.h>
15 #include <linux/hdreg.h>
16 #include <linux/ide.h>
17 #include <linux/dma-mapping.h>
18 #include <linux/device.h>
19 #include <linux/init.h>
20 #include <linux/scatterlist.h>
21 #include <linux/io.h>
22
23 #include <asm/dma.h>
24 #include <asm/ecard.h>
25
26 #define ICS_IDENT_OFFSET                0x2280
27
28 #define ICS_ARCIN_V5_INTRSTAT           0x0000
29 #define ICS_ARCIN_V5_INTROFFSET         0x0004
30 #define ICS_ARCIN_V5_IDEOFFSET          0x2800
31 #define ICS_ARCIN_V5_IDEALTOFFSET       0x2b80
32 #define ICS_ARCIN_V5_IDESTEPPING        6
33
34 #define ICS_ARCIN_V6_IDEOFFSET_1        0x2000
35 #define ICS_ARCIN_V6_INTROFFSET_1       0x2200
36 #define ICS_ARCIN_V6_INTRSTAT_1         0x2290
37 #define ICS_ARCIN_V6_IDEALTOFFSET_1     0x2380
38 #define ICS_ARCIN_V6_IDEOFFSET_2        0x3000
39 #define ICS_ARCIN_V6_INTROFFSET_2       0x3200
40 #define ICS_ARCIN_V6_INTRSTAT_2         0x3290
41 #define ICS_ARCIN_V6_IDEALTOFFSET_2     0x3380
42 #define ICS_ARCIN_V6_IDESTEPPING        6
43
44 struct cardinfo {
45         unsigned int dataoffset;
46         unsigned int ctrloffset;
47         unsigned int stepping;
48 };
49
50 static struct cardinfo icside_cardinfo_v5 = {
51         .dataoffset     = ICS_ARCIN_V5_IDEOFFSET,
52         .ctrloffset     = ICS_ARCIN_V5_IDEALTOFFSET,
53         .stepping       = ICS_ARCIN_V5_IDESTEPPING,
54 };
55
56 static struct cardinfo icside_cardinfo_v6_1 = {
57         .dataoffset     = ICS_ARCIN_V6_IDEOFFSET_1,
58         .ctrloffset     = ICS_ARCIN_V6_IDEALTOFFSET_1,
59         .stepping       = ICS_ARCIN_V6_IDESTEPPING,
60 };
61
62 static struct cardinfo icside_cardinfo_v6_2 = {
63         .dataoffset     = ICS_ARCIN_V6_IDEOFFSET_2,
64         .ctrloffset     = ICS_ARCIN_V6_IDEALTOFFSET_2,
65         .stepping       = ICS_ARCIN_V6_IDESTEPPING,
66 };
67
68 struct icside_state {
69         unsigned int channel;
70         unsigned int enabled;
71         void __iomem *irq_port;
72         void __iomem *ioc_base;
73         unsigned int type;
74         /* parent device... until the IDE core gets one of its own */
75         struct device *dev;
76         ide_hwif_t *hwif[2];
77 };
78
79 #define ICS_TYPE_A3IN   0
80 #define ICS_TYPE_A3USER 1
81 #define ICS_TYPE_V6     3
82 #define ICS_TYPE_V5     15
83 #define ICS_TYPE_NOTYPE ((unsigned int)-1)
84
85 /* ---------------- Version 5 PCB Support Functions --------------------- */
86 /* Prototype: icside_irqenable_arcin_v5 (struct expansion_card *ec, int irqnr)
87  * Purpose  : enable interrupts from card
88  */
89 static void icside_irqenable_arcin_v5 (struct expansion_card *ec, int irqnr)
90 {
91         struct icside_state *state = ec->irq_data;
92
93         writeb(0, state->irq_port + ICS_ARCIN_V5_INTROFFSET);
94 }
95
96 /* Prototype: icside_irqdisable_arcin_v5 (struct expansion_card *ec, int irqnr)
97  * Purpose  : disable interrupts from card
98  */
99 static void icside_irqdisable_arcin_v5 (struct expansion_card *ec, int irqnr)
100 {
101         struct icside_state *state = ec->irq_data;
102
103         readb(state->irq_port + ICS_ARCIN_V5_INTROFFSET);
104 }
105
106 static const expansioncard_ops_t icside_ops_arcin_v5 = {
107         .irqenable      = icside_irqenable_arcin_v5,
108         .irqdisable     = icside_irqdisable_arcin_v5,
109 };
110
111
112 /* ---------------- Version 6 PCB Support Functions --------------------- */
113 /* Prototype: icside_irqenable_arcin_v6 (struct expansion_card *ec, int irqnr)
114  * Purpose  : enable interrupts from card
115  */
116 static void icside_irqenable_arcin_v6 (struct expansion_card *ec, int irqnr)
117 {
118         struct icside_state *state = ec->irq_data;
119         void __iomem *base = state->irq_port;
120
121         state->enabled = 1;
122
123         switch (state->channel) {
124         case 0:
125                 writeb(0, base + ICS_ARCIN_V6_INTROFFSET_1);
126                 readb(base + ICS_ARCIN_V6_INTROFFSET_2);
127                 break;
128         case 1:
129                 writeb(0, base + ICS_ARCIN_V6_INTROFFSET_2);
130                 readb(base + ICS_ARCIN_V6_INTROFFSET_1);
131                 break;
132         }
133 }
134
135 /* Prototype: icside_irqdisable_arcin_v6 (struct expansion_card *ec, int irqnr)
136  * Purpose  : disable interrupts from card
137  */
138 static void icside_irqdisable_arcin_v6 (struct expansion_card *ec, int irqnr)
139 {
140         struct icside_state *state = ec->irq_data;
141
142         state->enabled = 0;
143
144         readb(state->irq_port + ICS_ARCIN_V6_INTROFFSET_1);
145         readb(state->irq_port + ICS_ARCIN_V6_INTROFFSET_2);
146 }
147
148 /* Prototype: icside_irqprobe(struct expansion_card *ec)
149  * Purpose  : detect an active interrupt from card
150  */
151 static int icside_irqpending_arcin_v6(struct expansion_card *ec)
152 {
153         struct icside_state *state = ec->irq_data;
154
155         return readb(state->irq_port + ICS_ARCIN_V6_INTRSTAT_1) & 1 ||
156                readb(state->irq_port + ICS_ARCIN_V6_INTRSTAT_2) & 1;
157 }
158
159 static const expansioncard_ops_t icside_ops_arcin_v6 = {
160         .irqenable      = icside_irqenable_arcin_v6,
161         .irqdisable     = icside_irqdisable_arcin_v6,
162         .irqpending     = icside_irqpending_arcin_v6,
163 };
164
165 /*
166  * Handle routing of interrupts.  This is called before
167  * we write the command to the drive.
168  */
169 static void icside_maskproc(ide_drive_t *drive, int mask)
170 {
171         ide_hwif_t *hwif = HWIF(drive);
172         struct icside_state *state = hwif->hwif_data;
173         unsigned long flags;
174
175         local_irq_save(flags);
176
177         state->channel = hwif->channel;
178
179         if (state->enabled && !mask) {
180                 switch (hwif->channel) {
181                 case 0:
182                         writeb(0, state->irq_port + ICS_ARCIN_V6_INTROFFSET_1);
183                         readb(state->irq_port + ICS_ARCIN_V6_INTROFFSET_2);
184                         break;
185                 case 1:
186                         writeb(0, state->irq_port + ICS_ARCIN_V6_INTROFFSET_2);
187                         readb(state->irq_port + ICS_ARCIN_V6_INTROFFSET_1);
188                         break;
189                 }
190         } else {
191                 readb(state->irq_port + ICS_ARCIN_V6_INTROFFSET_2);
192                 readb(state->irq_port + ICS_ARCIN_V6_INTROFFSET_1);
193         }
194
195         local_irq_restore(flags);
196 }
197
198 #ifdef CONFIG_BLK_DEV_IDEDMA_ICS
199 /*
200  * SG-DMA support.
201  *
202  * Similar to the BM-DMA, but we use the RiscPCs IOMD DMA controllers.
203  * There is only one DMA controller per card, which means that only
204  * one drive can be accessed at one time.  NOTE! We do not enforce that
205  * here, but we rely on the main IDE driver spotting that both
206  * interfaces use the same IRQ, which should guarantee this.
207  */
208
209 static void icside_build_sglist(ide_drive_t *drive, struct request *rq)
210 {
211         ide_hwif_t *hwif = drive->hwif;
212         struct icside_state *state = hwif->hwif_data;
213         struct scatterlist *sg = hwif->sg_table;
214
215         ide_map_sg(drive, rq);
216
217         if (rq_data_dir(rq) == READ)
218                 hwif->sg_dma_direction = DMA_FROM_DEVICE;
219         else
220                 hwif->sg_dma_direction = DMA_TO_DEVICE;
221
222         hwif->sg_nents = dma_map_sg(state->dev, sg, hwif->sg_nents,
223                                     hwif->sg_dma_direction);
224 }
225
226 /*
227  * Configure the IOMD to give the appropriate timings for the transfer
228  * mode being requested.  We take the advice of the ATA standards, and
229  * calculate the cycle time based on the transfer mode, and the EIDE
230  * MW DMA specs that the drive provides in the IDENTIFY command.
231  *
232  * We have the following IOMD DMA modes to choose from:
233  *
234  *      Type    Active          Recovery        Cycle
235  *      A       250 (250)       312 (550)       562 (800)
236  *      B       187             250             437
237  *      C       125 (125)       125 (375)       250 (500)
238  *      D       62              125             187
239  *
240  * (figures in brackets are actual measured timings)
241  *
242  * However, we also need to take care of the read/write active and
243  * recovery timings:
244  *
245  *                      Read    Write
246  *      Mode    Active  -- Recovery --  Cycle   IOMD type
247  *      MW0     215     50      215     480     A
248  *      MW1     80      50      50      150     C
249  *      MW2     70      25      25      120     C
250  */
251 static int icside_set_speed(ide_drive_t *drive, const u8 xfer_mode)
252 {
253         int cycle_time, use_dma_info = 0;
254
255         switch (xfer_mode) {
256         case XFER_MW_DMA_2:
257                 cycle_time = 250;
258                 use_dma_info = 1;
259                 break;
260
261         case XFER_MW_DMA_1:
262                 cycle_time = 250;
263                 use_dma_info = 1;
264                 break;
265
266         case XFER_MW_DMA_0:
267                 cycle_time = 480;
268                 break;
269
270         case XFER_SW_DMA_2:
271         case XFER_SW_DMA_1:
272         case XFER_SW_DMA_0:
273                 cycle_time = 480;
274                 break;
275         default:
276                 return 1;
277         }
278
279         /*
280          * If we're going to be doing MW_DMA_1 or MW_DMA_2, we should
281          * take care to note the values in the ID...
282          */
283         if (use_dma_info && drive->id->eide_dma_time > cycle_time)
284                 cycle_time = drive->id->eide_dma_time;
285
286         drive->drive_data = cycle_time;
287
288         printk("%s: %s selected (peak %dMB/s)\n", drive->name,
289                 ide_xfer_verbose(xfer_mode), 2000 / drive->drive_data);
290
291         return ide_config_drive_speed(drive, xfer_mode);
292 }
293
294 static void icside_dma_host_off(ide_drive_t *drive)
295 {
296 }
297
298 static void icside_dma_off_quietly(ide_drive_t *drive)
299 {
300         drive->using_dma = 0;
301 }
302
303 static void icside_dma_host_on(ide_drive_t *drive)
304 {
305 }
306
307 static int icside_dma_on(ide_drive_t *drive)
308 {
309         drive->using_dma = 1;
310
311         return 0;
312 }
313
314 static int icside_dma_check(ide_drive_t *drive)
315 {
316         if (ide_tune_dma(drive))
317                 return 0;
318
319         return -1;
320 }
321
322 static int icside_dma_end(ide_drive_t *drive)
323 {
324         ide_hwif_t *hwif = HWIF(drive);
325         struct icside_state *state = hwif->hwif_data;
326
327         drive->waiting_for_dma = 0;
328
329         disable_dma(hwif->hw.dma);
330
331         /* Teardown mappings after DMA has completed. */
332         dma_unmap_sg(state->dev, hwif->sg_table, hwif->sg_nents,
333                      hwif->sg_dma_direction);
334
335         return get_dma_residue(hwif->hw.dma) != 0;
336 }
337
338 static void icside_dma_start(ide_drive_t *drive)
339 {
340         ide_hwif_t *hwif = HWIF(drive);
341
342         /* We can not enable DMA on both channels simultaneously. */
343         BUG_ON(dma_channel_active(hwif->hw.dma));
344         enable_dma(hwif->hw.dma);
345 }
346
347 static int icside_dma_setup(ide_drive_t *drive)
348 {
349         ide_hwif_t *hwif = HWIF(drive);
350         struct request *rq = hwif->hwgroup->rq;
351         unsigned int dma_mode;
352
353         if (rq_data_dir(rq))
354                 dma_mode = DMA_MODE_WRITE;
355         else
356                 dma_mode = DMA_MODE_READ;
357
358         /*
359          * We can not enable DMA on both channels.
360          */
361         BUG_ON(dma_channel_active(hwif->hw.dma));
362
363         icside_build_sglist(drive, rq);
364
365         /*
366          * Ensure that we have the right interrupt routed.
367          */
368         icside_maskproc(drive, 0);
369
370         /*
371          * Route the DMA signals to the correct interface.
372          */
373         writeb(hwif->select_data, hwif->config_data);
374
375         /*
376          * Select the correct timing for this drive.
377          */
378         set_dma_speed(hwif->hw.dma, drive->drive_data);
379
380         /*
381          * Tell the DMA engine about the SG table and
382          * data direction.
383          */
384         set_dma_sg(hwif->hw.dma, hwif->sg_table, hwif->sg_nents);
385         set_dma_mode(hwif->hw.dma, dma_mode);
386
387         drive->waiting_for_dma = 1;
388
389         return 0;
390 }
391
392 static void icside_dma_exec_cmd(ide_drive_t *drive, u8 cmd)
393 {
394         /* issue cmd to drive */
395         ide_execute_command(drive, cmd, ide_dma_intr, 2 * WAIT_CMD, NULL);
396 }
397
398 static int icside_dma_test_irq(ide_drive_t *drive)
399 {
400         ide_hwif_t *hwif = HWIF(drive);
401         struct icside_state *state = hwif->hwif_data;
402
403         return readb(state->irq_port +
404                      (hwif->channel ?
405                         ICS_ARCIN_V6_INTRSTAT_2 :
406                         ICS_ARCIN_V6_INTRSTAT_1)) & 1;
407 }
408
409 static void icside_dma_timeout(ide_drive_t *drive)
410 {
411         printk(KERN_ERR "%s: DMA timeout occurred: ", drive->name);
412
413         if (icside_dma_test_irq(drive))
414                 return;
415
416         ide_dump_status(drive, "DMA timeout", HWIF(drive)->INB(IDE_STATUS_REG));
417
418         icside_dma_end(drive);
419 }
420
421 static void icside_dma_lost_irq(ide_drive_t *drive)
422 {
423         printk(KERN_ERR "%s: IRQ lost\n", drive->name);
424 }
425
426 static void icside_dma_init(ide_hwif_t *hwif)
427 {
428         printk("    %s: SG-DMA", hwif->name);
429
430         hwif->atapi_dma         = 1;
431         hwif->mwdma_mask        = 7; /* MW0..2 */
432         hwif->swdma_mask        = 7; /* SW0..2 */
433
434         hwif->dmatable_cpu      = NULL;
435         hwif->dmatable_dma      = 0;
436         hwif->speedproc         = icside_set_speed;
437         hwif->autodma           = 1;
438
439         hwif->ide_dma_check     = icside_dma_check;
440         hwif->dma_host_off      = icside_dma_host_off;
441         hwif->dma_off_quietly   = icside_dma_off_quietly;
442         hwif->dma_host_on       = icside_dma_host_on;
443         hwif->ide_dma_on        = icside_dma_on;
444         hwif->dma_setup         = icside_dma_setup;
445         hwif->dma_exec_cmd      = icside_dma_exec_cmd;
446         hwif->dma_start         = icside_dma_start;
447         hwif->ide_dma_end       = icside_dma_end;
448         hwif->ide_dma_test_irq  = icside_dma_test_irq;
449         hwif->dma_timeout       = icside_dma_timeout;
450         hwif->dma_lost_irq      = icside_dma_lost_irq;
451
452         hwif->drives[0].autodma = hwif->autodma;
453         hwif->drives[1].autodma = hwif->autodma;
454
455         printk(" capable%s\n", hwif->autodma ? ", auto-enable" : "");
456 }
457 #else
458 #define icside_dma_init(hwif)   (0)
459 #endif
460
461 static ide_hwif_t *icside_find_hwif(unsigned long dataport)
462 {
463         ide_hwif_t *hwif;
464         int index;
465
466         for (index = 0; index < MAX_HWIFS; ++index) {
467                 hwif = &ide_hwifs[index];
468                 if (hwif->io_ports[IDE_DATA_OFFSET] == dataport)
469                         goto found;
470         }
471
472         for (index = 0; index < MAX_HWIFS; ++index) {
473                 hwif = &ide_hwifs[index];
474                 if (!hwif->io_ports[IDE_DATA_OFFSET])
475                         goto found;
476         }
477
478         hwif = NULL;
479 found:
480         return hwif;
481 }
482
483 static ide_hwif_t *
484 icside_setup(void __iomem *base, struct cardinfo *info, struct expansion_card *ec)
485 {
486         unsigned long port = (unsigned long)base + info->dataoffset;
487         ide_hwif_t *hwif;
488
489         hwif = icside_find_hwif(port);
490         if (hwif) {
491                 int i;
492
493                 memset(&hwif->hw, 0, sizeof(hw_regs_t));
494
495                 /*
496                  * Ensure we're using MMIO
497                  */
498                 default_hwif_mmiops(hwif);
499                 hwif->mmio = 1;
500
501                 for (i = IDE_DATA_OFFSET; i <= IDE_STATUS_OFFSET; i++) {
502                         hwif->hw.io_ports[i] = port;
503                         hwif->io_ports[i] = port;
504                         port += 1 << info->stepping;
505                 }
506                 hwif->hw.io_ports[IDE_CONTROL_OFFSET] = (unsigned long)base + info->ctrloffset;
507                 hwif->io_ports[IDE_CONTROL_OFFSET] = (unsigned long)base + info->ctrloffset;
508                 hwif->hw.irq  = ec->irq;
509                 hwif->irq     = ec->irq;
510                 hwif->noprobe = 0;
511                 hwif->chipset = ide_acorn;
512                 hwif->gendev.parent = &ec->dev;
513         }
514
515         return hwif;
516 }
517
518 static int __init
519 icside_register_v5(struct icside_state *state, struct expansion_card *ec)
520 {
521         ide_hwif_t *hwif;
522         void __iomem *base;
523
524         base = ecardm_iomap(ec, ECARD_RES_MEMC, 0, 0);
525         if (!base)
526                 return -ENOMEM;
527
528         state->irq_port = base;
529
530         ec->irqaddr  = base + ICS_ARCIN_V5_INTRSTAT;
531         ec->irqmask  = 1;
532
533         ecard_setirq(ec, &icside_ops_arcin_v5, state);
534
535         /*
536          * Be on the safe side - disable interrupts
537          */
538         icside_irqdisable_arcin_v5(ec, 0);
539
540         hwif = icside_setup(base, &icside_cardinfo_v5, ec);
541         if (!hwif)
542                 return -ENODEV;
543
544         state->hwif[0] = hwif;
545
546         probe_hwif_init(hwif);
547
548         ide_proc_register_port(hwif);
549
550         return 0;
551 }
552
553 static int __init
554 icside_register_v6(struct icside_state *state, struct expansion_card *ec)
555 {
556         ide_hwif_t *hwif, *mate;
557         void __iomem *ioc_base, *easi_base;
558         unsigned int sel = 0;
559         int ret;
560
561         ioc_base = ecardm_iomap(ec, ECARD_RES_IOCFAST, 0, 0);
562         if (!ioc_base) {
563                 ret = -ENOMEM;
564                 goto out;
565         }
566
567         easi_base = ioc_base;
568
569         if (ecard_resource_flags(ec, ECARD_RES_EASI)) {
570                 easi_base = ecardm_iomap(ec, ECARD_RES_EASI, 0, 0);
571                 if (!easi_base) {
572                         ret = -ENOMEM;
573                         goto out;
574                 }
575
576                 /*
577                  * Enable access to the EASI region.
578                  */
579                 sel = 1 << 5;
580         }
581
582         writeb(sel, ioc_base);
583
584         ecard_setirq(ec, &icside_ops_arcin_v6, state);
585
586         state->irq_port   = easi_base;
587         state->ioc_base   = ioc_base;
588
589         /*
590          * Be on the safe side - disable interrupts
591          */
592         icside_irqdisable_arcin_v6(ec, 0);
593
594         /*
595          * Find and register the interfaces.
596          */
597         hwif = icside_setup(easi_base, &icside_cardinfo_v6_1, ec);
598         mate = icside_setup(easi_base, &icside_cardinfo_v6_2, ec);
599
600         if (!hwif || !mate) {
601                 ret = -ENODEV;
602                 goto out;
603         }
604
605         state->hwif[0]    = hwif;
606         state->hwif[1]    = mate;
607
608         hwif->maskproc    = icside_maskproc;
609         hwif->channel     = 0;
610         hwif->hwif_data   = state;
611         hwif->mate        = mate;
612         hwif->serialized  = 1;
613         hwif->config_data = (unsigned long)ioc_base;
614         hwif->select_data = sel;
615         hwif->hw.dma      = ec->dma;
616
617         mate->maskproc    = icside_maskproc;
618         mate->channel     = 1;
619         mate->hwif_data   = state;
620         mate->mate        = hwif;
621         mate->serialized  = 1;
622         mate->config_data = (unsigned long)ioc_base;
623         mate->select_data = sel | 1;
624         mate->hw.dma      = ec->dma;
625
626         if (ec->dma != NO_DMA && !request_dma(ec->dma, hwif->name)) {
627                 icside_dma_init(hwif);
628                 icside_dma_init(mate);
629         }
630
631         probe_hwif_init(hwif);
632         probe_hwif_init(mate);
633
634         ide_proc_register_port(hwif);
635         ide_proc_register_port(mate);
636
637         return 0;
638
639  out:
640         return ret;
641 }
642
643 static int __devinit
644 icside_probe(struct expansion_card *ec, const struct ecard_id *id)
645 {
646         struct icside_state *state;
647         void __iomem *idmem;
648         int ret;
649
650         ret = ecard_request_resources(ec);
651         if (ret)
652                 goto out;
653
654         state = kzalloc(sizeof(struct icside_state), GFP_KERNEL);
655         if (!state) {
656                 ret = -ENOMEM;
657                 goto release;
658         }
659
660         state->type     = ICS_TYPE_NOTYPE;
661         state->dev      = &ec->dev;
662
663         idmem = ecardm_iomap(ec, ECARD_RES_IOCFAST, 0, 0);
664         if (idmem) {
665                 unsigned int type;
666
667                 type = readb(idmem + ICS_IDENT_OFFSET) & 1;
668                 type |= (readb(idmem + ICS_IDENT_OFFSET + 4) & 1) << 1;
669                 type |= (readb(idmem + ICS_IDENT_OFFSET + 8) & 1) << 2;
670                 type |= (readb(idmem + ICS_IDENT_OFFSET + 12) & 1) << 3;
671                 ecardm_iounmap(ec, idmem);
672
673                 state->type = type;
674         }
675
676         switch (state->type) {
677         case ICS_TYPE_A3IN:
678                 dev_warn(&ec->dev, "A3IN unsupported\n");
679                 ret = -ENODEV;
680                 break;
681
682         case ICS_TYPE_A3USER:
683                 dev_warn(&ec->dev, "A3USER unsupported\n");
684                 ret = -ENODEV;
685                 break;
686
687         case ICS_TYPE_V5:
688                 ret = icside_register_v5(state, ec);
689                 break;
690
691         case ICS_TYPE_V6:
692                 ret = icside_register_v6(state, ec);
693                 break;
694
695         default:
696                 dev_warn(&ec->dev, "unknown interface type\n");
697                 ret = -ENODEV;
698                 break;
699         }
700
701         if (ret == 0) {
702                 ecard_set_drvdata(ec, state);
703                 goto out;
704         }
705
706         kfree(state);
707  release:
708         ecard_release_resources(ec);
709  out:
710         return ret;
711 }
712
713 static void __devexit icside_remove(struct expansion_card *ec)
714 {
715         struct icside_state *state = ecard_get_drvdata(ec);
716
717         switch (state->type) {
718         case ICS_TYPE_V5:
719                 /* FIXME: tell IDE to stop using the interface */
720
721                 /* Disable interrupts */
722                 icside_irqdisable_arcin_v5(ec, 0);
723                 break;
724
725         case ICS_TYPE_V6:
726                 /* FIXME: tell IDE to stop using the interface */
727                 if (ec->dma != NO_DMA)
728                         free_dma(ec->dma);
729
730                 /* Disable interrupts */
731                 icside_irqdisable_arcin_v6(ec, 0);
732
733                 /* Reset the ROM pointer/EASI selection */
734                 writeb(0, state->ioc_base);
735                 break;
736         }
737
738         ecard_set_drvdata(ec, NULL);
739
740         kfree(state);
741         ecard_release_resources(ec);
742 }
743
744 static void icside_shutdown(struct expansion_card *ec)
745 {
746         struct icside_state *state = ecard_get_drvdata(ec);
747         unsigned long flags;
748
749         /*
750          * Disable interrupts from this card.  We need to do
751          * this before disabling EASI since we may be accessing
752          * this register via that region.
753          */
754         local_irq_save(flags);
755         ec->ops->irqdisable(ec, 0);
756         local_irq_restore(flags);
757
758         /*
759          * Reset the ROM pointer so that we can read the ROM
760          * after a soft reboot.  This also disables access to
761          * the IDE taskfile via the EASI region.
762          */
763         if (state->ioc_base)
764                 writeb(0, state->ioc_base);
765 }
766
767 static const struct ecard_id icside_ids[] = {
768         { MANU_ICS,  PROD_ICS_IDE  },
769         { MANU_ICS2, PROD_ICS2_IDE },
770         { 0xffff, 0xffff }
771 };
772
773 static struct ecard_driver icside_driver = {
774         .probe          = icside_probe,
775         .remove         = __devexit_p(icside_remove),
776         .shutdown       = icside_shutdown,
777         .id_table       = icside_ids,
778         .drv = {
779                 .name   = "icside",
780         },
781 };
782
783 static int __init icside_init(void)
784 {
785         return ecard_register_driver(&icside_driver);
786 }
787
788 MODULE_AUTHOR("Russell King <rmk@arm.linux.org.uk>");
789 MODULE_LICENSE("GPL");
790 MODULE_DESCRIPTION("ICS IDE driver");
791
792 module_init(icside_init);