]> Pileus Git - ~andy/linux/blob - drivers/gpu/drm/radeon/rv515.c
Merge branch 'exynos-drm-next' of git://git.infradead.org/users/kmpark/linux-samsung...
[~andy/linux] / drivers / gpu / drm / radeon / rv515.c
1 /*
2  * Copyright 2008 Advanced Micro Devices, Inc.
3  * Copyright 2008 Red Hat Inc.
4  * Copyright 2009 Jerome Glisse.
5  *
6  * Permission is hereby granted, free of charge, to any person obtaining a
7  * copy of this software and associated documentation files (the "Software"),
8  * to deal in the Software without restriction, including without limitation
9  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10  * and/or sell copies of the Software, and to permit persons to whom the
11  * Software is furnished to do so, subject to the following conditions:
12  *
13  * The above copyright notice and this permission notice shall be included in
14  * all copies or substantial portions of the Software.
15  *
16  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22  * OTHER DEALINGS IN THE SOFTWARE.
23  *
24  * Authors: Dave Airlie
25  *          Alex Deucher
26  *          Jerome Glisse
27  */
28 #include <linux/seq_file.h>
29 #include <linux/slab.h>
30 #include "drmP.h"
31 #include "rv515d.h"
32 #include "radeon.h"
33 #include "radeon_asic.h"
34 #include "atom.h"
35 #include "rv515_reg_safe.h"
36
37 /* This files gather functions specifics to: rv515 */
38 int rv515_debugfs_pipes_info_init(struct radeon_device *rdev);
39 int rv515_debugfs_ga_info_init(struct radeon_device *rdev);
40 void rv515_gpu_init(struct radeon_device *rdev);
41 int rv515_mc_wait_for_idle(struct radeon_device *rdev);
42
43 void rv515_debugfs(struct radeon_device *rdev)
44 {
45         if (r100_debugfs_rbbm_init(rdev)) {
46                 DRM_ERROR("Failed to register debugfs file for RBBM !\n");
47         }
48         if (rv515_debugfs_pipes_info_init(rdev)) {
49                 DRM_ERROR("Failed to register debugfs file for pipes !\n");
50         }
51         if (rv515_debugfs_ga_info_init(rdev)) {
52                 DRM_ERROR("Failed to register debugfs file for pipes !\n");
53         }
54 }
55
56 void rv515_ring_start(struct radeon_device *rdev, struct radeon_ring *ring)
57 {
58         int r;
59
60         r = radeon_ring_lock(rdev, ring, 64);
61         if (r) {
62                 return;
63         }
64         radeon_ring_write(ring, PACKET0(ISYNC_CNTL, 0));
65         radeon_ring_write(ring,
66                           ISYNC_ANY2D_IDLE3D |
67                           ISYNC_ANY3D_IDLE2D |
68                           ISYNC_WAIT_IDLEGUI |
69                           ISYNC_CPSCRATCH_IDLEGUI);
70         radeon_ring_write(ring, PACKET0(WAIT_UNTIL, 0));
71         radeon_ring_write(ring, WAIT_2D_IDLECLEAN | WAIT_3D_IDLECLEAN);
72         radeon_ring_write(ring, PACKET0(R300_DST_PIPE_CONFIG, 0));
73         radeon_ring_write(ring, R300_PIPE_AUTO_CONFIG);
74         radeon_ring_write(ring, PACKET0(GB_SELECT, 0));
75         radeon_ring_write(ring, 0);
76         radeon_ring_write(ring, PACKET0(GB_ENABLE, 0));
77         radeon_ring_write(ring, 0);
78         radeon_ring_write(ring, PACKET0(R500_SU_REG_DEST, 0));
79         radeon_ring_write(ring, (1 << rdev->num_gb_pipes) - 1);
80         radeon_ring_write(ring, PACKET0(VAP_INDEX_OFFSET, 0));
81         radeon_ring_write(ring, 0);
82         radeon_ring_write(ring, PACKET0(RB3D_DSTCACHE_CTLSTAT, 0));
83         radeon_ring_write(ring, RB3D_DC_FLUSH | RB3D_DC_FREE);
84         radeon_ring_write(ring, PACKET0(ZB_ZCACHE_CTLSTAT, 0));
85         radeon_ring_write(ring, ZC_FLUSH | ZC_FREE);
86         radeon_ring_write(ring, PACKET0(WAIT_UNTIL, 0));
87         radeon_ring_write(ring, WAIT_2D_IDLECLEAN | WAIT_3D_IDLECLEAN);
88         radeon_ring_write(ring, PACKET0(GB_AA_CONFIG, 0));
89         radeon_ring_write(ring, 0);
90         radeon_ring_write(ring, PACKET0(RB3D_DSTCACHE_CTLSTAT, 0));
91         radeon_ring_write(ring, RB3D_DC_FLUSH | RB3D_DC_FREE);
92         radeon_ring_write(ring, PACKET0(ZB_ZCACHE_CTLSTAT, 0));
93         radeon_ring_write(ring, ZC_FLUSH | ZC_FREE);
94         radeon_ring_write(ring, PACKET0(GB_MSPOS0, 0));
95         radeon_ring_write(ring,
96                           ((6 << MS_X0_SHIFT) |
97                            (6 << MS_Y0_SHIFT) |
98                            (6 << MS_X1_SHIFT) |
99                            (6 << MS_Y1_SHIFT) |
100                            (6 << MS_X2_SHIFT) |
101                            (6 << MS_Y2_SHIFT) |
102                            (6 << MSBD0_Y_SHIFT) |
103                            (6 << MSBD0_X_SHIFT)));
104         radeon_ring_write(ring, PACKET0(GB_MSPOS1, 0));
105         radeon_ring_write(ring,
106                           ((6 << MS_X3_SHIFT) |
107                            (6 << MS_Y3_SHIFT) |
108                            (6 << MS_X4_SHIFT) |
109                            (6 << MS_Y4_SHIFT) |
110                            (6 << MS_X5_SHIFT) |
111                            (6 << MS_Y5_SHIFT) |
112                            (6 << MSBD1_SHIFT)));
113         radeon_ring_write(ring, PACKET0(GA_ENHANCE, 0));
114         radeon_ring_write(ring, GA_DEADLOCK_CNTL | GA_FASTSYNC_CNTL);
115         radeon_ring_write(ring, PACKET0(GA_POLY_MODE, 0));
116         radeon_ring_write(ring, FRONT_PTYPE_TRIANGE | BACK_PTYPE_TRIANGE);
117         radeon_ring_write(ring, PACKET0(GA_ROUND_MODE, 0));
118         radeon_ring_write(ring, GEOMETRY_ROUND_NEAREST | COLOR_ROUND_NEAREST);
119         radeon_ring_write(ring, PACKET0(0x20C8, 0));
120         radeon_ring_write(ring, 0);
121         radeon_ring_unlock_commit(rdev, ring);
122 }
123
124 int rv515_mc_wait_for_idle(struct radeon_device *rdev)
125 {
126         unsigned i;
127         uint32_t tmp;
128
129         for (i = 0; i < rdev->usec_timeout; i++) {
130                 /* read MC_STATUS */
131                 tmp = RREG32_MC(MC_STATUS);
132                 if (tmp & MC_STATUS_IDLE) {
133                         return 0;
134                 }
135                 DRM_UDELAY(1);
136         }
137         return -1;
138 }
139
140 void rv515_vga_render_disable(struct radeon_device *rdev)
141 {
142         WREG32(R_000300_VGA_RENDER_CONTROL,
143                 RREG32(R_000300_VGA_RENDER_CONTROL) & C_000300_VGA_VSTATUS_CNTL);
144 }
145
146 void rv515_gpu_init(struct radeon_device *rdev)
147 {
148         unsigned pipe_select_current, gb_pipe_select, tmp;
149
150         if (r100_gui_wait_for_idle(rdev)) {
151                 printk(KERN_WARNING "Failed to wait GUI idle while "
152                        "resetting GPU. Bad things might happen.\n");
153         }
154         rv515_vga_render_disable(rdev);
155         r420_pipes_init(rdev);
156         gb_pipe_select = RREG32(R400_GB_PIPE_SELECT);
157         tmp = RREG32(R300_DST_PIPE_CONFIG);
158         pipe_select_current = (tmp >> 2) & 3;
159         tmp = (1 << pipe_select_current) |
160               (((gb_pipe_select >> 8) & 0xF) << 4);
161         WREG32_PLL(0x000D, tmp);
162         if (r100_gui_wait_for_idle(rdev)) {
163                 printk(KERN_WARNING "Failed to wait GUI idle while "
164                        "resetting GPU. Bad things might happen.\n");
165         }
166         if (rv515_mc_wait_for_idle(rdev)) {
167                 printk(KERN_WARNING "Failed to wait MC idle while "
168                        "programming pipes. Bad things might happen.\n");
169         }
170 }
171
172 static void rv515_vram_get_type(struct radeon_device *rdev)
173 {
174         uint32_t tmp;
175
176         rdev->mc.vram_width = 128;
177         rdev->mc.vram_is_ddr = true;
178         tmp = RREG32_MC(RV515_MC_CNTL) & MEM_NUM_CHANNELS_MASK;
179         switch (tmp) {
180         case 0:
181                 rdev->mc.vram_width = 64;
182                 break;
183         case 1:
184                 rdev->mc.vram_width = 128;
185                 break;
186         default:
187                 rdev->mc.vram_width = 128;
188                 break;
189         }
190 }
191
192 void rv515_mc_init(struct radeon_device *rdev)
193 {
194
195         rv515_vram_get_type(rdev);
196         r100_vram_init_sizes(rdev);
197         radeon_vram_location(rdev, &rdev->mc, 0);
198         rdev->mc.gtt_base_align = 0;
199         if (!(rdev->flags & RADEON_IS_AGP))
200                 radeon_gtt_location(rdev, &rdev->mc);
201         radeon_update_bandwidth_info(rdev);
202 }
203
204 uint32_t rv515_mc_rreg(struct radeon_device *rdev, uint32_t reg)
205 {
206         uint32_t r;
207
208         WREG32(MC_IND_INDEX, 0x7f0000 | (reg & 0xffff));
209         r = RREG32(MC_IND_DATA);
210         WREG32(MC_IND_INDEX, 0);
211         return r;
212 }
213
214 void rv515_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
215 {
216         WREG32(MC_IND_INDEX, 0xff0000 | ((reg) & 0xffff));
217         WREG32(MC_IND_DATA, (v));
218         WREG32(MC_IND_INDEX, 0);
219 }
220
221 #if defined(CONFIG_DEBUG_FS)
222 static int rv515_debugfs_pipes_info(struct seq_file *m, void *data)
223 {
224         struct drm_info_node *node = (struct drm_info_node *) m->private;
225         struct drm_device *dev = node->minor->dev;
226         struct radeon_device *rdev = dev->dev_private;
227         uint32_t tmp;
228
229         tmp = RREG32(GB_PIPE_SELECT);
230         seq_printf(m, "GB_PIPE_SELECT 0x%08x\n", tmp);
231         tmp = RREG32(SU_REG_DEST);
232         seq_printf(m, "SU_REG_DEST 0x%08x\n", tmp);
233         tmp = RREG32(GB_TILE_CONFIG);
234         seq_printf(m, "GB_TILE_CONFIG 0x%08x\n", tmp);
235         tmp = RREG32(DST_PIPE_CONFIG);
236         seq_printf(m, "DST_PIPE_CONFIG 0x%08x\n", tmp);
237         return 0;
238 }
239
240 static int rv515_debugfs_ga_info(struct seq_file *m, void *data)
241 {
242         struct drm_info_node *node = (struct drm_info_node *) m->private;
243         struct drm_device *dev = node->minor->dev;
244         struct radeon_device *rdev = dev->dev_private;
245         uint32_t tmp;
246
247         tmp = RREG32(0x2140);
248         seq_printf(m, "VAP_CNTL_STATUS 0x%08x\n", tmp);
249         radeon_asic_reset(rdev);
250         tmp = RREG32(0x425C);
251         seq_printf(m, "GA_IDLE 0x%08x\n", tmp);
252         return 0;
253 }
254
255 static struct drm_info_list rv515_pipes_info_list[] = {
256         {"rv515_pipes_info", rv515_debugfs_pipes_info, 0, NULL},
257 };
258
259 static struct drm_info_list rv515_ga_info_list[] = {
260         {"rv515_ga_info", rv515_debugfs_ga_info, 0, NULL},
261 };
262 #endif
263
264 int rv515_debugfs_pipes_info_init(struct radeon_device *rdev)
265 {
266 #if defined(CONFIG_DEBUG_FS)
267         return radeon_debugfs_add_files(rdev, rv515_pipes_info_list, 1);
268 #else
269         return 0;
270 #endif
271 }
272
273 int rv515_debugfs_ga_info_init(struct radeon_device *rdev)
274 {
275 #if defined(CONFIG_DEBUG_FS)
276         return radeon_debugfs_add_files(rdev, rv515_ga_info_list, 1);
277 #else
278         return 0;
279 #endif
280 }
281
282 void rv515_mc_stop(struct radeon_device *rdev, struct rv515_mc_save *save)
283 {
284         save->d1vga_control = RREG32(R_000330_D1VGA_CONTROL);
285         save->d2vga_control = RREG32(R_000338_D2VGA_CONTROL);
286         save->vga_render_control = RREG32(R_000300_VGA_RENDER_CONTROL);
287         save->vga_hdp_control = RREG32(R_000328_VGA_HDP_CONTROL);
288         save->d1crtc_control = RREG32(R_006080_D1CRTC_CONTROL);
289         save->d2crtc_control = RREG32(R_006880_D2CRTC_CONTROL);
290
291         /* Stop all video */
292         WREG32(R_0068E8_D2CRTC_UPDATE_LOCK, 0);
293         WREG32(R_000300_VGA_RENDER_CONTROL, 0);
294         WREG32(R_0060E8_D1CRTC_UPDATE_LOCK, 1);
295         WREG32(R_0068E8_D2CRTC_UPDATE_LOCK, 1);
296         WREG32(R_006080_D1CRTC_CONTROL, 0);
297         WREG32(R_006880_D2CRTC_CONTROL, 0);
298         WREG32(R_0060E8_D1CRTC_UPDATE_LOCK, 0);
299         WREG32(R_0068E8_D2CRTC_UPDATE_LOCK, 0);
300         WREG32(R_000330_D1VGA_CONTROL, 0);
301         WREG32(R_000338_D2VGA_CONTROL, 0);
302 }
303
304 void rv515_mc_resume(struct radeon_device *rdev, struct rv515_mc_save *save)
305 {
306         WREG32(R_006110_D1GRPH_PRIMARY_SURFACE_ADDRESS, rdev->mc.vram_start);
307         WREG32(R_006118_D1GRPH_SECONDARY_SURFACE_ADDRESS, rdev->mc.vram_start);
308         WREG32(R_006910_D2GRPH_PRIMARY_SURFACE_ADDRESS, rdev->mc.vram_start);
309         WREG32(R_006918_D2GRPH_SECONDARY_SURFACE_ADDRESS, rdev->mc.vram_start);
310         WREG32(R_000310_VGA_MEMORY_BASE_ADDRESS, rdev->mc.vram_start);
311         /* Unlock host access */
312         WREG32(R_000328_VGA_HDP_CONTROL, save->vga_hdp_control);
313         mdelay(1);
314         /* Restore video state */
315         WREG32(R_000330_D1VGA_CONTROL, save->d1vga_control);
316         WREG32(R_000338_D2VGA_CONTROL, save->d2vga_control);
317         WREG32(R_0060E8_D1CRTC_UPDATE_LOCK, 1);
318         WREG32(R_0068E8_D2CRTC_UPDATE_LOCK, 1);
319         WREG32(R_006080_D1CRTC_CONTROL, save->d1crtc_control);
320         WREG32(R_006880_D2CRTC_CONTROL, save->d2crtc_control);
321         WREG32(R_0060E8_D1CRTC_UPDATE_LOCK, 0);
322         WREG32(R_0068E8_D2CRTC_UPDATE_LOCK, 0);
323         WREG32(R_000300_VGA_RENDER_CONTROL, save->vga_render_control);
324 }
325
326 void rv515_mc_program(struct radeon_device *rdev)
327 {
328         struct rv515_mc_save save;
329
330         /* Stops all mc clients */
331         rv515_mc_stop(rdev, &save);
332
333         /* Wait for mc idle */
334         if (rv515_mc_wait_for_idle(rdev))
335                 dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n");
336         /* Write VRAM size in case we are limiting it */
337         WREG32(R_0000F8_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
338         /* Program MC, should be a 32bits limited address space */
339         WREG32_MC(R_000001_MC_FB_LOCATION,
340                         S_000001_MC_FB_START(rdev->mc.vram_start >> 16) |
341                         S_000001_MC_FB_TOP(rdev->mc.vram_end >> 16));
342         WREG32(R_000134_HDP_FB_LOCATION,
343                 S_000134_HDP_FB_START(rdev->mc.vram_start >> 16));
344         if (rdev->flags & RADEON_IS_AGP) {
345                 WREG32_MC(R_000002_MC_AGP_LOCATION,
346                         S_000002_MC_AGP_START(rdev->mc.gtt_start >> 16) |
347                         S_000002_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
348                 WREG32_MC(R_000003_MC_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
349                 WREG32_MC(R_000004_MC_AGP_BASE_2,
350                         S_000004_AGP_BASE_ADDR_2(upper_32_bits(rdev->mc.agp_base)));
351         } else {
352                 WREG32_MC(R_000002_MC_AGP_LOCATION, 0xFFFFFFFF);
353                 WREG32_MC(R_000003_MC_AGP_BASE, 0);
354                 WREG32_MC(R_000004_MC_AGP_BASE_2, 0);
355         }
356
357         rv515_mc_resume(rdev, &save);
358 }
359
360 void rv515_clock_startup(struct radeon_device *rdev)
361 {
362         if (radeon_dynclks != -1 && radeon_dynclks)
363                 radeon_atom_set_clock_gating(rdev, 1);
364         /* We need to force on some of the block */
365         WREG32_PLL(R_00000F_CP_DYN_CNTL,
366                 RREG32_PLL(R_00000F_CP_DYN_CNTL) | S_00000F_CP_FORCEON(1));
367         WREG32_PLL(R_000011_E2_DYN_CNTL,
368                 RREG32_PLL(R_000011_E2_DYN_CNTL) | S_000011_E2_FORCEON(1));
369         WREG32_PLL(R_000013_IDCT_DYN_CNTL,
370                 RREG32_PLL(R_000013_IDCT_DYN_CNTL) | S_000013_IDCT_FORCEON(1));
371 }
372
373 static int rv515_startup(struct radeon_device *rdev)
374 {
375         int r;
376
377         rv515_mc_program(rdev);
378         /* Resume clock */
379         rv515_clock_startup(rdev);
380         /* Initialize GPU configuration (# pipes, ...) */
381         rv515_gpu_init(rdev);
382         /* Initialize GART (initialize after TTM so we can allocate
383          * memory through TTM but finalize after TTM) */
384         if (rdev->flags & RADEON_IS_PCIE) {
385                 r = rv370_pcie_gart_enable(rdev);
386                 if (r)
387                         return r;
388         }
389
390         /* allocate wb buffer */
391         r = radeon_wb_init(rdev);
392         if (r)
393                 return r;
394
395         r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
396         if (r) {
397                 dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
398                 return r;
399         }
400
401         /* Enable IRQ */
402         rs600_irq_set(rdev);
403         rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
404         /* 1M ring buffer */
405         r = r100_cp_init(rdev, 1024 * 1024);
406         if (r) {
407                 dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
408                 return r;
409         }
410
411         r = radeon_ib_pool_start(rdev);
412         if (r)
413                 return r;
414
415         r = radeon_ib_ring_tests(rdev);
416         if (r)
417                 return r;
418
419         return 0;
420 }
421
422 int rv515_resume(struct radeon_device *rdev)
423 {
424         int r;
425
426         /* Make sur GART are not working */
427         if (rdev->flags & RADEON_IS_PCIE)
428                 rv370_pcie_gart_disable(rdev);
429         /* Resume clock before doing reset */
430         rv515_clock_startup(rdev);
431         /* Reset gpu before posting otherwise ATOM will enter infinite loop */
432         if (radeon_asic_reset(rdev)) {
433                 dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
434                         RREG32(R_000E40_RBBM_STATUS),
435                         RREG32(R_0007C0_CP_STAT));
436         }
437         /* post */
438         atom_asic_init(rdev->mode_info.atom_context);
439         /* Resume clock after posting */
440         rv515_clock_startup(rdev);
441         /* Initialize surface registers */
442         radeon_surface_init(rdev);
443
444         rdev->accel_working = true;
445         r =  rv515_startup(rdev);
446         if (r) {
447                 rdev->accel_working = false;
448         }
449         return r;
450 }
451
452 int rv515_suspend(struct radeon_device *rdev)
453 {
454         r100_cp_disable(rdev);
455         radeon_wb_disable(rdev);
456         rs600_irq_disable(rdev);
457         if (rdev->flags & RADEON_IS_PCIE)
458                 rv370_pcie_gart_disable(rdev);
459         return 0;
460 }
461
462 void rv515_set_safe_registers(struct radeon_device *rdev)
463 {
464         rdev->config.r300.reg_safe_bm = rv515_reg_safe_bm;
465         rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(rv515_reg_safe_bm);
466 }
467
468 void rv515_fini(struct radeon_device *rdev)
469 {
470         r100_cp_fini(rdev);
471         radeon_wb_fini(rdev);
472         r100_ib_fini(rdev);
473         radeon_gem_fini(rdev);
474         rv370_pcie_gart_fini(rdev);
475         radeon_agp_fini(rdev);
476         radeon_irq_kms_fini(rdev);
477         radeon_fence_driver_fini(rdev);
478         radeon_bo_fini(rdev);
479         radeon_atombios_fini(rdev);
480         kfree(rdev->bios);
481         rdev->bios = NULL;
482 }
483
484 int rv515_init(struct radeon_device *rdev)
485 {
486         int r;
487
488         /* Initialize scratch registers */
489         radeon_scratch_init(rdev);
490         /* Initialize surface registers */
491         radeon_surface_init(rdev);
492         /* TODO: disable VGA need to use VGA request */
493         /* restore some register to sane defaults */
494         r100_restore_sanity(rdev);
495         /* BIOS*/
496         if (!radeon_get_bios(rdev)) {
497                 if (ASIC_IS_AVIVO(rdev))
498                         return -EINVAL;
499         }
500         if (rdev->is_atom_bios) {
501                 r = radeon_atombios_init(rdev);
502                 if (r)
503                         return r;
504         } else {
505                 dev_err(rdev->dev, "Expecting atombios for RV515 GPU\n");
506                 return -EINVAL;
507         }
508         /* Reset gpu before posting otherwise ATOM will enter infinite loop */
509         if (radeon_asic_reset(rdev)) {
510                 dev_warn(rdev->dev,
511                         "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
512                         RREG32(R_000E40_RBBM_STATUS),
513                         RREG32(R_0007C0_CP_STAT));
514         }
515         /* check if cards are posted or not */
516         if (radeon_boot_test_post_card(rdev) == false)
517                 return -EINVAL;
518         /* Initialize clocks */
519         radeon_get_clock_info(rdev->ddev);
520         /* initialize AGP */
521         if (rdev->flags & RADEON_IS_AGP) {
522                 r = radeon_agp_init(rdev);
523                 if (r) {
524                         radeon_agp_disable(rdev);
525                 }
526         }
527         /* initialize memory controller */
528         rv515_mc_init(rdev);
529         rv515_debugfs(rdev);
530         /* Fence driver */
531         r = radeon_fence_driver_init(rdev);
532         if (r)
533                 return r;
534         r = radeon_irq_kms_init(rdev);
535         if (r)
536                 return r;
537         /* Memory manager */
538         r = radeon_bo_init(rdev);
539         if (r)
540                 return r;
541         r = rv370_pcie_gart_init(rdev);
542         if (r)
543                 return r;
544         rv515_set_safe_registers(rdev);
545
546         r = radeon_ib_pool_init(rdev);
547         rdev->accel_working = true;
548         if (r) {
549                 dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
550                 rdev->accel_working = false;
551         }
552
553         r = rv515_startup(rdev);
554         if (r) {
555                 /* Somethings want wront with the accel init stop accel */
556                 dev_err(rdev->dev, "Disabling GPU acceleration\n");
557                 r100_cp_fini(rdev);
558                 radeon_wb_fini(rdev);
559                 r100_ib_fini(rdev);
560                 radeon_irq_kms_fini(rdev);
561                 rv370_pcie_gart_fini(rdev);
562                 radeon_agp_fini(rdev);
563                 rdev->accel_working = false;
564         }
565         return 0;
566 }
567
568 void atom_rv515_force_tv_scaler(struct radeon_device *rdev, struct radeon_crtc *crtc)
569 {
570         int index_reg = 0x6578 + crtc->crtc_offset;
571         int data_reg = 0x657c + crtc->crtc_offset;
572
573         WREG32(0x659C + crtc->crtc_offset, 0x0);
574         WREG32(0x6594 + crtc->crtc_offset, 0x705);
575         WREG32(0x65A4 + crtc->crtc_offset, 0x10001);
576         WREG32(0x65D8 + crtc->crtc_offset, 0x0);
577         WREG32(0x65B0 + crtc->crtc_offset, 0x0);
578         WREG32(0x65C0 + crtc->crtc_offset, 0x0);
579         WREG32(0x65D4 + crtc->crtc_offset, 0x0);
580         WREG32(index_reg, 0x0);
581         WREG32(data_reg, 0x841880A8);
582         WREG32(index_reg, 0x1);
583         WREG32(data_reg, 0x84208680);
584         WREG32(index_reg, 0x2);
585         WREG32(data_reg, 0xBFF880B0);
586         WREG32(index_reg, 0x100);
587         WREG32(data_reg, 0x83D88088);
588         WREG32(index_reg, 0x101);
589         WREG32(data_reg, 0x84608680);
590         WREG32(index_reg, 0x102);
591         WREG32(data_reg, 0xBFF080D0);
592         WREG32(index_reg, 0x200);
593         WREG32(data_reg, 0x83988068);
594         WREG32(index_reg, 0x201);
595         WREG32(data_reg, 0x84A08680);
596         WREG32(index_reg, 0x202);
597         WREG32(data_reg, 0xBFF080F8);
598         WREG32(index_reg, 0x300);
599         WREG32(data_reg, 0x83588058);
600         WREG32(index_reg, 0x301);
601         WREG32(data_reg, 0x84E08660);
602         WREG32(index_reg, 0x302);
603         WREG32(data_reg, 0xBFF88120);
604         WREG32(index_reg, 0x400);
605         WREG32(data_reg, 0x83188040);
606         WREG32(index_reg, 0x401);
607         WREG32(data_reg, 0x85008660);
608         WREG32(index_reg, 0x402);
609         WREG32(data_reg, 0xBFF88150);
610         WREG32(index_reg, 0x500);
611         WREG32(data_reg, 0x82D88030);
612         WREG32(index_reg, 0x501);
613         WREG32(data_reg, 0x85408640);
614         WREG32(index_reg, 0x502);
615         WREG32(data_reg, 0xBFF88180);
616         WREG32(index_reg, 0x600);
617         WREG32(data_reg, 0x82A08018);
618         WREG32(index_reg, 0x601);
619         WREG32(data_reg, 0x85808620);
620         WREG32(index_reg, 0x602);
621         WREG32(data_reg, 0xBFF081B8);
622         WREG32(index_reg, 0x700);
623         WREG32(data_reg, 0x82608010);
624         WREG32(index_reg, 0x701);
625         WREG32(data_reg, 0x85A08600);
626         WREG32(index_reg, 0x702);
627         WREG32(data_reg, 0x800081F0);
628         WREG32(index_reg, 0x800);
629         WREG32(data_reg, 0x8228BFF8);
630         WREG32(index_reg, 0x801);
631         WREG32(data_reg, 0x85E085E0);
632         WREG32(index_reg, 0x802);
633         WREG32(data_reg, 0xBFF88228);
634         WREG32(index_reg, 0x10000);
635         WREG32(data_reg, 0x82A8BF00);
636         WREG32(index_reg, 0x10001);
637         WREG32(data_reg, 0x82A08CC0);
638         WREG32(index_reg, 0x10002);
639         WREG32(data_reg, 0x8008BEF8);
640         WREG32(index_reg, 0x10100);
641         WREG32(data_reg, 0x81F0BF28);
642         WREG32(index_reg, 0x10101);
643         WREG32(data_reg, 0x83608CA0);
644         WREG32(index_reg, 0x10102);
645         WREG32(data_reg, 0x8018BED0);
646         WREG32(index_reg, 0x10200);
647         WREG32(data_reg, 0x8148BF38);
648         WREG32(index_reg, 0x10201);
649         WREG32(data_reg, 0x84408C80);
650         WREG32(index_reg, 0x10202);
651         WREG32(data_reg, 0x8008BEB8);
652         WREG32(index_reg, 0x10300);
653         WREG32(data_reg, 0x80B0BF78);
654         WREG32(index_reg, 0x10301);
655         WREG32(data_reg, 0x85008C20);
656         WREG32(index_reg, 0x10302);
657         WREG32(data_reg, 0x8020BEA0);
658         WREG32(index_reg, 0x10400);
659         WREG32(data_reg, 0x8028BF90);
660         WREG32(index_reg, 0x10401);
661         WREG32(data_reg, 0x85E08BC0);
662         WREG32(index_reg, 0x10402);
663         WREG32(data_reg, 0x8018BE90);
664         WREG32(index_reg, 0x10500);
665         WREG32(data_reg, 0xBFB8BFB0);
666         WREG32(index_reg, 0x10501);
667         WREG32(data_reg, 0x86C08B40);
668         WREG32(index_reg, 0x10502);
669         WREG32(data_reg, 0x8010BE90);
670         WREG32(index_reg, 0x10600);
671         WREG32(data_reg, 0xBF58BFC8);
672         WREG32(index_reg, 0x10601);
673         WREG32(data_reg, 0x87A08AA0);
674         WREG32(index_reg, 0x10602);
675         WREG32(data_reg, 0x8010BE98);
676         WREG32(index_reg, 0x10700);
677         WREG32(data_reg, 0xBF10BFF0);
678         WREG32(index_reg, 0x10701);
679         WREG32(data_reg, 0x886089E0);
680         WREG32(index_reg, 0x10702);
681         WREG32(data_reg, 0x8018BEB0);
682         WREG32(index_reg, 0x10800);
683         WREG32(data_reg, 0xBED8BFE8);
684         WREG32(index_reg, 0x10801);
685         WREG32(data_reg, 0x89408940);
686         WREG32(index_reg, 0x10802);
687         WREG32(data_reg, 0xBFE8BED8);
688         WREG32(index_reg, 0x20000);
689         WREG32(data_reg, 0x80008000);
690         WREG32(index_reg, 0x20001);
691         WREG32(data_reg, 0x90008000);
692         WREG32(index_reg, 0x20002);
693         WREG32(data_reg, 0x80008000);
694         WREG32(index_reg, 0x20003);
695         WREG32(data_reg, 0x80008000);
696         WREG32(index_reg, 0x20100);
697         WREG32(data_reg, 0x80108000);
698         WREG32(index_reg, 0x20101);
699         WREG32(data_reg, 0x8FE0BF70);
700         WREG32(index_reg, 0x20102);
701         WREG32(data_reg, 0xBFE880C0);
702         WREG32(index_reg, 0x20103);
703         WREG32(data_reg, 0x80008000);
704         WREG32(index_reg, 0x20200);
705         WREG32(data_reg, 0x8018BFF8);
706         WREG32(index_reg, 0x20201);
707         WREG32(data_reg, 0x8F80BF08);
708         WREG32(index_reg, 0x20202);
709         WREG32(data_reg, 0xBFD081A0);
710         WREG32(index_reg, 0x20203);
711         WREG32(data_reg, 0xBFF88000);
712         WREG32(index_reg, 0x20300);
713         WREG32(data_reg, 0x80188000);
714         WREG32(index_reg, 0x20301);
715         WREG32(data_reg, 0x8EE0BEC0);
716         WREG32(index_reg, 0x20302);
717         WREG32(data_reg, 0xBFB082A0);
718         WREG32(index_reg, 0x20303);
719         WREG32(data_reg, 0x80008000);
720         WREG32(index_reg, 0x20400);
721         WREG32(data_reg, 0x80188000);
722         WREG32(index_reg, 0x20401);
723         WREG32(data_reg, 0x8E00BEA0);
724         WREG32(index_reg, 0x20402);
725         WREG32(data_reg, 0xBF8883C0);
726         WREG32(index_reg, 0x20403);
727         WREG32(data_reg, 0x80008000);
728         WREG32(index_reg, 0x20500);
729         WREG32(data_reg, 0x80188000);
730         WREG32(index_reg, 0x20501);
731         WREG32(data_reg, 0x8D00BE90);
732         WREG32(index_reg, 0x20502);
733         WREG32(data_reg, 0xBF588500);
734         WREG32(index_reg, 0x20503);
735         WREG32(data_reg, 0x80008008);
736         WREG32(index_reg, 0x20600);
737         WREG32(data_reg, 0x80188000);
738         WREG32(index_reg, 0x20601);
739         WREG32(data_reg, 0x8BC0BE98);
740         WREG32(index_reg, 0x20602);
741         WREG32(data_reg, 0xBF308660);
742         WREG32(index_reg, 0x20603);
743         WREG32(data_reg, 0x80008008);
744         WREG32(index_reg, 0x20700);
745         WREG32(data_reg, 0x80108000);
746         WREG32(index_reg, 0x20701);
747         WREG32(data_reg, 0x8A80BEB0);
748         WREG32(index_reg, 0x20702);
749         WREG32(data_reg, 0xBF0087C0);
750         WREG32(index_reg, 0x20703);
751         WREG32(data_reg, 0x80008008);
752         WREG32(index_reg, 0x20800);
753         WREG32(data_reg, 0x80108000);
754         WREG32(index_reg, 0x20801);
755         WREG32(data_reg, 0x8920BED0);
756         WREG32(index_reg, 0x20802);
757         WREG32(data_reg, 0xBED08920);
758         WREG32(index_reg, 0x20803);
759         WREG32(data_reg, 0x80008010);
760         WREG32(index_reg, 0x30000);
761         WREG32(data_reg, 0x90008000);
762         WREG32(index_reg, 0x30001);
763         WREG32(data_reg, 0x80008000);
764         WREG32(index_reg, 0x30100);
765         WREG32(data_reg, 0x8FE0BF90);
766         WREG32(index_reg, 0x30101);
767         WREG32(data_reg, 0xBFF880A0);
768         WREG32(index_reg, 0x30200);
769         WREG32(data_reg, 0x8F60BF40);
770         WREG32(index_reg, 0x30201);
771         WREG32(data_reg, 0xBFE88180);
772         WREG32(index_reg, 0x30300);
773         WREG32(data_reg, 0x8EC0BF00);
774         WREG32(index_reg, 0x30301);
775         WREG32(data_reg, 0xBFC88280);
776         WREG32(index_reg, 0x30400);
777         WREG32(data_reg, 0x8DE0BEE0);
778         WREG32(index_reg, 0x30401);
779         WREG32(data_reg, 0xBFA083A0);
780         WREG32(index_reg, 0x30500);
781         WREG32(data_reg, 0x8CE0BED0);
782         WREG32(index_reg, 0x30501);
783         WREG32(data_reg, 0xBF7884E0);
784         WREG32(index_reg, 0x30600);
785         WREG32(data_reg, 0x8BA0BED8);
786         WREG32(index_reg, 0x30601);
787         WREG32(data_reg, 0xBF508640);
788         WREG32(index_reg, 0x30700);
789         WREG32(data_reg, 0x8A60BEE8);
790         WREG32(index_reg, 0x30701);
791         WREG32(data_reg, 0xBF2087A0);
792         WREG32(index_reg, 0x30800);
793         WREG32(data_reg, 0x8900BF00);
794         WREG32(index_reg, 0x30801);
795         WREG32(data_reg, 0xBF008900);
796 }
797
798 struct rv515_watermark {
799         u32        lb_request_fifo_depth;
800         fixed20_12 num_line_pair;
801         fixed20_12 estimated_width;
802         fixed20_12 worst_case_latency;
803         fixed20_12 consumption_rate;
804         fixed20_12 active_time;
805         fixed20_12 dbpp;
806         fixed20_12 priority_mark_max;
807         fixed20_12 priority_mark;
808         fixed20_12 sclk;
809 };
810
811 void rv515_crtc_bandwidth_compute(struct radeon_device *rdev,
812                                   struct radeon_crtc *crtc,
813                                   struct rv515_watermark *wm)
814 {
815         struct drm_display_mode *mode = &crtc->base.mode;
816         fixed20_12 a, b, c;
817         fixed20_12 pclk, request_fifo_depth, tolerable_latency, estimated_width;
818         fixed20_12 consumption_time, line_time, chunk_time, read_delay_latency;
819
820         if (!crtc->base.enabled) {
821                 /* FIXME: wouldn't it better to set priority mark to maximum */
822                 wm->lb_request_fifo_depth = 4;
823                 return;
824         }
825
826         if (crtc->vsc.full > dfixed_const(2))
827                 wm->num_line_pair.full = dfixed_const(2);
828         else
829                 wm->num_line_pair.full = dfixed_const(1);
830
831         b.full = dfixed_const(mode->crtc_hdisplay);
832         c.full = dfixed_const(256);
833         a.full = dfixed_div(b, c);
834         request_fifo_depth.full = dfixed_mul(a, wm->num_line_pair);
835         request_fifo_depth.full = dfixed_ceil(request_fifo_depth);
836         if (a.full < dfixed_const(4)) {
837                 wm->lb_request_fifo_depth = 4;
838         } else {
839                 wm->lb_request_fifo_depth = dfixed_trunc(request_fifo_depth);
840         }
841
842         /* Determine consumption rate
843          *  pclk = pixel clock period(ns) = 1000 / (mode.clock / 1000)
844          *  vtaps = number of vertical taps,
845          *  vsc = vertical scaling ratio, defined as source/destination
846          *  hsc = horizontal scaling ration, defined as source/destination
847          */
848         a.full = dfixed_const(mode->clock);
849         b.full = dfixed_const(1000);
850         a.full = dfixed_div(a, b);
851         pclk.full = dfixed_div(b, a);
852         if (crtc->rmx_type != RMX_OFF) {
853                 b.full = dfixed_const(2);
854                 if (crtc->vsc.full > b.full)
855                         b.full = crtc->vsc.full;
856                 b.full = dfixed_mul(b, crtc->hsc);
857                 c.full = dfixed_const(2);
858                 b.full = dfixed_div(b, c);
859                 consumption_time.full = dfixed_div(pclk, b);
860         } else {
861                 consumption_time.full = pclk.full;
862         }
863         a.full = dfixed_const(1);
864         wm->consumption_rate.full = dfixed_div(a, consumption_time);
865
866
867         /* Determine line time
868          *  LineTime = total time for one line of displayhtotal
869          *  LineTime = total number of horizontal pixels
870          *  pclk = pixel clock period(ns)
871          */
872         a.full = dfixed_const(crtc->base.mode.crtc_htotal);
873         line_time.full = dfixed_mul(a, pclk);
874
875         /* Determine active time
876          *  ActiveTime = time of active region of display within one line,
877          *  hactive = total number of horizontal active pixels
878          *  htotal = total number of horizontal pixels
879          */
880         a.full = dfixed_const(crtc->base.mode.crtc_htotal);
881         b.full = dfixed_const(crtc->base.mode.crtc_hdisplay);
882         wm->active_time.full = dfixed_mul(line_time, b);
883         wm->active_time.full = dfixed_div(wm->active_time, a);
884
885         /* Determine chunk time
886          * ChunkTime = the time it takes the DCP to send one chunk of data
887          * to the LB which consists of pipeline delay and inter chunk gap
888          * sclk = system clock(Mhz)
889          */
890         a.full = dfixed_const(600 * 1000);
891         chunk_time.full = dfixed_div(a, rdev->pm.sclk);
892         read_delay_latency.full = dfixed_const(1000);
893
894         /* Determine the worst case latency
895          * NumLinePair = Number of line pairs to request(1=2 lines, 2=4 lines)
896          * WorstCaseLatency = worst case time from urgent to when the MC starts
897          *                    to return data
898          * READ_DELAY_IDLE_MAX = constant of 1us
899          * ChunkTime = time it takes the DCP to send one chunk of data to the LB
900          *             which consists of pipeline delay and inter chunk gap
901          */
902         if (dfixed_trunc(wm->num_line_pair) > 1) {
903                 a.full = dfixed_const(3);
904                 wm->worst_case_latency.full = dfixed_mul(a, chunk_time);
905                 wm->worst_case_latency.full += read_delay_latency.full;
906         } else {
907                 wm->worst_case_latency.full = chunk_time.full + read_delay_latency.full;
908         }
909
910         /* Determine the tolerable latency
911          * TolerableLatency = Any given request has only 1 line time
912          *                    for the data to be returned
913          * LBRequestFifoDepth = Number of chunk requests the LB can
914          *                      put into the request FIFO for a display
915          *  LineTime = total time for one line of display
916          *  ChunkTime = the time it takes the DCP to send one chunk
917          *              of data to the LB which consists of
918          *  pipeline delay and inter chunk gap
919          */
920         if ((2+wm->lb_request_fifo_depth) >= dfixed_trunc(request_fifo_depth)) {
921                 tolerable_latency.full = line_time.full;
922         } else {
923                 tolerable_latency.full = dfixed_const(wm->lb_request_fifo_depth - 2);
924                 tolerable_latency.full = request_fifo_depth.full - tolerable_latency.full;
925                 tolerable_latency.full = dfixed_mul(tolerable_latency, chunk_time);
926                 tolerable_latency.full = line_time.full - tolerable_latency.full;
927         }
928         /* We assume worst case 32bits (4 bytes) */
929         wm->dbpp.full = dfixed_const(2 * 16);
930
931         /* Determine the maximum priority mark
932          *  width = viewport width in pixels
933          */
934         a.full = dfixed_const(16);
935         wm->priority_mark_max.full = dfixed_const(crtc->base.mode.crtc_hdisplay);
936         wm->priority_mark_max.full = dfixed_div(wm->priority_mark_max, a);
937         wm->priority_mark_max.full = dfixed_ceil(wm->priority_mark_max);
938
939         /* Determine estimated width */
940         estimated_width.full = tolerable_latency.full - wm->worst_case_latency.full;
941         estimated_width.full = dfixed_div(estimated_width, consumption_time);
942         if (dfixed_trunc(estimated_width) > crtc->base.mode.crtc_hdisplay) {
943                 wm->priority_mark.full = wm->priority_mark_max.full;
944         } else {
945                 a.full = dfixed_const(16);
946                 wm->priority_mark.full = dfixed_div(estimated_width, a);
947                 wm->priority_mark.full = dfixed_ceil(wm->priority_mark);
948                 wm->priority_mark.full = wm->priority_mark_max.full - wm->priority_mark.full;
949         }
950 }
951
952 void rv515_bandwidth_avivo_update(struct radeon_device *rdev)
953 {
954         struct drm_display_mode *mode0 = NULL;
955         struct drm_display_mode *mode1 = NULL;
956         struct rv515_watermark wm0;
957         struct rv515_watermark wm1;
958         u32 tmp;
959         u32 d1mode_priority_a_cnt = MODE_PRIORITY_OFF;
960         u32 d2mode_priority_a_cnt = MODE_PRIORITY_OFF;
961         fixed20_12 priority_mark02, priority_mark12, fill_rate;
962         fixed20_12 a, b;
963
964         if (rdev->mode_info.crtcs[0]->base.enabled)
965                 mode0 = &rdev->mode_info.crtcs[0]->base.mode;
966         if (rdev->mode_info.crtcs[1]->base.enabled)
967                 mode1 = &rdev->mode_info.crtcs[1]->base.mode;
968         rs690_line_buffer_adjust(rdev, mode0, mode1);
969
970         rv515_crtc_bandwidth_compute(rdev, rdev->mode_info.crtcs[0], &wm0);
971         rv515_crtc_bandwidth_compute(rdev, rdev->mode_info.crtcs[1], &wm1);
972
973         tmp = wm0.lb_request_fifo_depth;
974         tmp |= wm1.lb_request_fifo_depth << 16;
975         WREG32(LB_MAX_REQ_OUTSTANDING, tmp);
976
977         if (mode0 && mode1) {
978                 if (dfixed_trunc(wm0.dbpp) > 64)
979                         a.full = dfixed_div(wm0.dbpp, wm0.num_line_pair);
980                 else
981                         a.full = wm0.num_line_pair.full;
982                 if (dfixed_trunc(wm1.dbpp) > 64)
983                         b.full = dfixed_div(wm1.dbpp, wm1.num_line_pair);
984                 else
985                         b.full = wm1.num_line_pair.full;
986                 a.full += b.full;
987                 fill_rate.full = dfixed_div(wm0.sclk, a);
988                 if (wm0.consumption_rate.full > fill_rate.full) {
989                         b.full = wm0.consumption_rate.full - fill_rate.full;
990                         b.full = dfixed_mul(b, wm0.active_time);
991                         a.full = dfixed_const(16);
992                         b.full = dfixed_div(b, a);
993                         a.full = dfixed_mul(wm0.worst_case_latency,
994                                                 wm0.consumption_rate);
995                         priority_mark02.full = a.full + b.full;
996                 } else {
997                         a.full = dfixed_mul(wm0.worst_case_latency,
998                                                 wm0.consumption_rate);
999                         b.full = dfixed_const(16 * 1000);
1000                         priority_mark02.full = dfixed_div(a, b);
1001                 }
1002                 if (wm1.consumption_rate.full > fill_rate.full) {
1003                         b.full = wm1.consumption_rate.full - fill_rate.full;
1004                         b.full = dfixed_mul(b, wm1.active_time);
1005                         a.full = dfixed_const(16);
1006                         b.full = dfixed_div(b, a);
1007                         a.full = dfixed_mul(wm1.worst_case_latency,
1008                                                 wm1.consumption_rate);
1009                         priority_mark12.full = a.full + b.full;
1010                 } else {
1011                         a.full = dfixed_mul(wm1.worst_case_latency,
1012                                                 wm1.consumption_rate);
1013                         b.full = dfixed_const(16 * 1000);
1014                         priority_mark12.full = dfixed_div(a, b);
1015                 }
1016                 if (wm0.priority_mark.full > priority_mark02.full)
1017                         priority_mark02.full = wm0.priority_mark.full;
1018                 if (dfixed_trunc(priority_mark02) < 0)
1019                         priority_mark02.full = 0;
1020                 if (wm0.priority_mark_max.full > priority_mark02.full)
1021                         priority_mark02.full = wm0.priority_mark_max.full;
1022                 if (wm1.priority_mark.full > priority_mark12.full)
1023                         priority_mark12.full = wm1.priority_mark.full;
1024                 if (dfixed_trunc(priority_mark12) < 0)
1025                         priority_mark12.full = 0;
1026                 if (wm1.priority_mark_max.full > priority_mark12.full)
1027                         priority_mark12.full = wm1.priority_mark_max.full;
1028                 d1mode_priority_a_cnt = dfixed_trunc(priority_mark02);
1029                 d2mode_priority_a_cnt = dfixed_trunc(priority_mark12);
1030                 if (rdev->disp_priority == 2) {
1031                         d1mode_priority_a_cnt |= MODE_PRIORITY_ALWAYS_ON;
1032                         d2mode_priority_a_cnt |= MODE_PRIORITY_ALWAYS_ON;
1033                 }
1034         } else if (mode0) {
1035                 if (dfixed_trunc(wm0.dbpp) > 64)
1036                         a.full = dfixed_div(wm0.dbpp, wm0.num_line_pair);
1037                 else
1038                         a.full = wm0.num_line_pair.full;
1039                 fill_rate.full = dfixed_div(wm0.sclk, a);
1040                 if (wm0.consumption_rate.full > fill_rate.full) {
1041                         b.full = wm0.consumption_rate.full - fill_rate.full;
1042                         b.full = dfixed_mul(b, wm0.active_time);
1043                         a.full = dfixed_const(16);
1044                         b.full = dfixed_div(b, a);
1045                         a.full = dfixed_mul(wm0.worst_case_latency,
1046                                                 wm0.consumption_rate);
1047                         priority_mark02.full = a.full + b.full;
1048                 } else {
1049                         a.full = dfixed_mul(wm0.worst_case_latency,
1050                                                 wm0.consumption_rate);
1051                         b.full = dfixed_const(16);
1052                         priority_mark02.full = dfixed_div(a, b);
1053                 }
1054                 if (wm0.priority_mark.full > priority_mark02.full)
1055                         priority_mark02.full = wm0.priority_mark.full;
1056                 if (dfixed_trunc(priority_mark02) < 0)
1057                         priority_mark02.full = 0;
1058                 if (wm0.priority_mark_max.full > priority_mark02.full)
1059                         priority_mark02.full = wm0.priority_mark_max.full;
1060                 d1mode_priority_a_cnt = dfixed_trunc(priority_mark02);
1061                 if (rdev->disp_priority == 2)
1062                         d1mode_priority_a_cnt |= MODE_PRIORITY_ALWAYS_ON;
1063         } else if (mode1) {
1064                 if (dfixed_trunc(wm1.dbpp) > 64)
1065                         a.full = dfixed_div(wm1.dbpp, wm1.num_line_pair);
1066                 else
1067                         a.full = wm1.num_line_pair.full;
1068                 fill_rate.full = dfixed_div(wm1.sclk, a);
1069                 if (wm1.consumption_rate.full > fill_rate.full) {
1070                         b.full = wm1.consumption_rate.full - fill_rate.full;
1071                         b.full = dfixed_mul(b, wm1.active_time);
1072                         a.full = dfixed_const(16);
1073                         b.full = dfixed_div(b, a);
1074                         a.full = dfixed_mul(wm1.worst_case_latency,
1075                                                 wm1.consumption_rate);
1076                         priority_mark12.full = a.full + b.full;
1077                 } else {
1078                         a.full = dfixed_mul(wm1.worst_case_latency,
1079                                                 wm1.consumption_rate);
1080                         b.full = dfixed_const(16 * 1000);
1081                         priority_mark12.full = dfixed_div(a, b);
1082                 }
1083                 if (wm1.priority_mark.full > priority_mark12.full)
1084                         priority_mark12.full = wm1.priority_mark.full;
1085                 if (dfixed_trunc(priority_mark12) < 0)
1086                         priority_mark12.full = 0;
1087                 if (wm1.priority_mark_max.full > priority_mark12.full)
1088                         priority_mark12.full = wm1.priority_mark_max.full;
1089                 d2mode_priority_a_cnt = dfixed_trunc(priority_mark12);
1090                 if (rdev->disp_priority == 2)
1091                         d2mode_priority_a_cnt |= MODE_PRIORITY_ALWAYS_ON;
1092         }
1093
1094         WREG32(D1MODE_PRIORITY_A_CNT, d1mode_priority_a_cnt);
1095         WREG32(D1MODE_PRIORITY_B_CNT, d1mode_priority_a_cnt);
1096         WREG32(D2MODE_PRIORITY_A_CNT, d2mode_priority_a_cnt);
1097         WREG32(D2MODE_PRIORITY_B_CNT, d2mode_priority_a_cnt);
1098 }
1099
1100 void rv515_bandwidth_update(struct radeon_device *rdev)
1101 {
1102         uint32_t tmp;
1103         struct drm_display_mode *mode0 = NULL;
1104         struct drm_display_mode *mode1 = NULL;
1105
1106         radeon_update_display_priority(rdev);
1107
1108         if (rdev->mode_info.crtcs[0]->base.enabled)
1109                 mode0 = &rdev->mode_info.crtcs[0]->base.mode;
1110         if (rdev->mode_info.crtcs[1]->base.enabled)
1111                 mode1 = &rdev->mode_info.crtcs[1]->base.mode;
1112         /*
1113          * Set display0/1 priority up in the memory controller for
1114          * modes if the user specifies HIGH for displaypriority
1115          * option.
1116          */
1117         if ((rdev->disp_priority == 2) &&
1118             (rdev->family == CHIP_RV515)) {
1119                 tmp = RREG32_MC(MC_MISC_LAT_TIMER);
1120                 tmp &= ~MC_DISP1R_INIT_LAT_MASK;
1121                 tmp &= ~MC_DISP0R_INIT_LAT_MASK;
1122                 if (mode1)
1123                         tmp |= (1 << MC_DISP1R_INIT_LAT_SHIFT);
1124                 if (mode0)
1125                         tmp |= (1 << MC_DISP0R_INIT_LAT_SHIFT);
1126                 WREG32_MC(MC_MISC_LAT_TIMER, tmp);
1127         }
1128         rv515_bandwidth_avivo_update(rdev);
1129 }