]> Pileus Git - ~andy/linux/blob - drivers/gpu/drm/i915/intel_display.c
drm/i915: convert pipe timing definitions to transcoder
[~andy/linux] / drivers / gpu / drm / i915 / intel_display.c
1 /*
2  * Copyright © 2006-2007 Intel Corporation
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice (including the next
12  * paragraph) shall be included in all copies or substantial portions of the
13  * Software.
14  *
15  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
18  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20  * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21  * DEALINGS IN THE SOFTWARE.
22  *
23  * Authors:
24  *      Eric Anholt <eric@anholt.net>
25  */
26
27 #include <linux/dmi.h>
28 #include <linux/module.h>
29 #include <linux/input.h>
30 #include <linux/i2c.h>
31 #include <linux/kernel.h>
32 #include <linux/slab.h>
33 #include <linux/vgaarb.h>
34 #include <drm/drm_edid.h>
35 #include <drm/drmP.h>
36 #include "intel_drv.h"
37 #include <drm/i915_drm.h>
38 #include "i915_drv.h"
39 #include "i915_trace.h"
40 #include <drm/drm_dp_helper.h>
41 #include <drm/drm_crtc_helper.h>
42 #include <linux/dma_remapping.h>
43
44 #define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
45
46 bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
47 static void intel_increase_pllclock(struct drm_crtc *crtc);
48 static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
49
50 typedef struct {
51         /* given values */
52         int n;
53         int m1, m2;
54         int p1, p2;
55         /* derived values */
56         int     dot;
57         int     vco;
58         int     m;
59         int     p;
60 } intel_clock_t;
61
62 typedef struct {
63         int     min, max;
64 } intel_range_t;
65
66 typedef struct {
67         int     dot_limit;
68         int     p2_slow, p2_fast;
69 } intel_p2_t;
70
71 #define INTEL_P2_NUM                  2
72 typedef struct intel_limit intel_limit_t;
73 struct intel_limit {
74         intel_range_t   dot, vco, n, m, m1, m2, p, p1;
75         intel_p2_t          p2;
76         bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
77                         int, int, intel_clock_t *, intel_clock_t *);
78 };
79
80 /* FDI */
81 #define IRONLAKE_FDI_FREQ               2700000 /* in kHz for mode->clock */
82
83 int
84 intel_pch_rawclk(struct drm_device *dev)
85 {
86         struct drm_i915_private *dev_priv = dev->dev_private;
87
88         WARN_ON(!HAS_PCH_SPLIT(dev));
89
90         return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
91 }
92
93 static bool
94 intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
95                     int target, int refclk, intel_clock_t *match_clock,
96                     intel_clock_t *best_clock);
97 static bool
98 intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
99                         int target, int refclk, intel_clock_t *match_clock,
100                         intel_clock_t *best_clock);
101
102 static bool
103 intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
104                       int target, int refclk, intel_clock_t *match_clock,
105                       intel_clock_t *best_clock);
106 static bool
107 intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
108                            int target, int refclk, intel_clock_t *match_clock,
109                            intel_clock_t *best_clock);
110
111 static bool
112 intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
113                         int target, int refclk, intel_clock_t *match_clock,
114                         intel_clock_t *best_clock);
115
116 static inline u32 /* units of 100MHz */
117 intel_fdi_link_freq(struct drm_device *dev)
118 {
119         if (IS_GEN5(dev)) {
120                 struct drm_i915_private *dev_priv = dev->dev_private;
121                 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
122         } else
123                 return 27;
124 }
125
126 static const intel_limit_t intel_limits_i8xx_dvo = {
127         .dot = { .min = 25000, .max = 350000 },
128         .vco = { .min = 930000, .max = 1400000 },
129         .n = { .min = 3, .max = 16 },
130         .m = { .min = 96, .max = 140 },
131         .m1 = { .min = 18, .max = 26 },
132         .m2 = { .min = 6, .max = 16 },
133         .p = { .min = 4, .max = 128 },
134         .p1 = { .min = 2, .max = 33 },
135         .p2 = { .dot_limit = 165000,
136                 .p2_slow = 4, .p2_fast = 2 },
137         .find_pll = intel_find_best_PLL,
138 };
139
140 static const intel_limit_t intel_limits_i8xx_lvds = {
141         .dot = { .min = 25000, .max = 350000 },
142         .vco = { .min = 930000, .max = 1400000 },
143         .n = { .min = 3, .max = 16 },
144         .m = { .min = 96, .max = 140 },
145         .m1 = { .min = 18, .max = 26 },
146         .m2 = { .min = 6, .max = 16 },
147         .p = { .min = 4, .max = 128 },
148         .p1 = { .min = 1, .max = 6 },
149         .p2 = { .dot_limit = 165000,
150                 .p2_slow = 14, .p2_fast = 7 },
151         .find_pll = intel_find_best_PLL,
152 };
153
154 static const intel_limit_t intel_limits_i9xx_sdvo = {
155         .dot = { .min = 20000, .max = 400000 },
156         .vco = { .min = 1400000, .max = 2800000 },
157         .n = { .min = 1, .max = 6 },
158         .m = { .min = 70, .max = 120 },
159         .m1 = { .min = 10, .max = 22 },
160         .m2 = { .min = 5, .max = 9 },
161         .p = { .min = 5, .max = 80 },
162         .p1 = { .min = 1, .max = 8 },
163         .p2 = { .dot_limit = 200000,
164                 .p2_slow = 10, .p2_fast = 5 },
165         .find_pll = intel_find_best_PLL,
166 };
167
168 static const intel_limit_t intel_limits_i9xx_lvds = {
169         .dot = { .min = 20000, .max = 400000 },
170         .vco = { .min = 1400000, .max = 2800000 },
171         .n = { .min = 1, .max = 6 },
172         .m = { .min = 70, .max = 120 },
173         .m1 = { .min = 10, .max = 22 },
174         .m2 = { .min = 5, .max = 9 },
175         .p = { .min = 7, .max = 98 },
176         .p1 = { .min = 1, .max = 8 },
177         .p2 = { .dot_limit = 112000,
178                 .p2_slow = 14, .p2_fast = 7 },
179         .find_pll = intel_find_best_PLL,
180 };
181
182
183 static const intel_limit_t intel_limits_g4x_sdvo = {
184         .dot = { .min = 25000, .max = 270000 },
185         .vco = { .min = 1750000, .max = 3500000},
186         .n = { .min = 1, .max = 4 },
187         .m = { .min = 104, .max = 138 },
188         .m1 = { .min = 17, .max = 23 },
189         .m2 = { .min = 5, .max = 11 },
190         .p = { .min = 10, .max = 30 },
191         .p1 = { .min = 1, .max = 3},
192         .p2 = { .dot_limit = 270000,
193                 .p2_slow = 10,
194                 .p2_fast = 10
195         },
196         .find_pll = intel_g4x_find_best_PLL,
197 };
198
199 static const intel_limit_t intel_limits_g4x_hdmi = {
200         .dot = { .min = 22000, .max = 400000 },
201         .vco = { .min = 1750000, .max = 3500000},
202         .n = { .min = 1, .max = 4 },
203         .m = { .min = 104, .max = 138 },
204         .m1 = { .min = 16, .max = 23 },
205         .m2 = { .min = 5, .max = 11 },
206         .p = { .min = 5, .max = 80 },
207         .p1 = { .min = 1, .max = 8},
208         .p2 = { .dot_limit = 165000,
209                 .p2_slow = 10, .p2_fast = 5 },
210         .find_pll = intel_g4x_find_best_PLL,
211 };
212
213 static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
214         .dot = { .min = 20000, .max = 115000 },
215         .vco = { .min = 1750000, .max = 3500000 },
216         .n = { .min = 1, .max = 3 },
217         .m = { .min = 104, .max = 138 },
218         .m1 = { .min = 17, .max = 23 },
219         .m2 = { .min = 5, .max = 11 },
220         .p = { .min = 28, .max = 112 },
221         .p1 = { .min = 2, .max = 8 },
222         .p2 = { .dot_limit = 0,
223                 .p2_slow = 14, .p2_fast = 14
224         },
225         .find_pll = intel_g4x_find_best_PLL,
226 };
227
228 static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
229         .dot = { .min = 80000, .max = 224000 },
230         .vco = { .min = 1750000, .max = 3500000 },
231         .n = { .min = 1, .max = 3 },
232         .m = { .min = 104, .max = 138 },
233         .m1 = { .min = 17, .max = 23 },
234         .m2 = { .min = 5, .max = 11 },
235         .p = { .min = 14, .max = 42 },
236         .p1 = { .min = 2, .max = 6 },
237         .p2 = { .dot_limit = 0,
238                 .p2_slow = 7, .p2_fast = 7
239         },
240         .find_pll = intel_g4x_find_best_PLL,
241 };
242
243 static const intel_limit_t intel_limits_g4x_display_port = {
244         .dot = { .min = 161670, .max = 227000 },
245         .vco = { .min = 1750000, .max = 3500000},
246         .n = { .min = 1, .max = 2 },
247         .m = { .min = 97, .max = 108 },
248         .m1 = { .min = 0x10, .max = 0x12 },
249         .m2 = { .min = 0x05, .max = 0x06 },
250         .p = { .min = 10, .max = 20 },
251         .p1 = { .min = 1, .max = 2},
252         .p2 = { .dot_limit = 0,
253                 .p2_slow = 10, .p2_fast = 10 },
254         .find_pll = intel_find_pll_g4x_dp,
255 };
256
257 static const intel_limit_t intel_limits_pineview_sdvo = {
258         .dot = { .min = 20000, .max = 400000},
259         .vco = { .min = 1700000, .max = 3500000 },
260         /* Pineview's Ncounter is a ring counter */
261         .n = { .min = 3, .max = 6 },
262         .m = { .min = 2, .max = 256 },
263         /* Pineview only has one combined m divider, which we treat as m2. */
264         .m1 = { .min = 0, .max = 0 },
265         .m2 = { .min = 0, .max = 254 },
266         .p = { .min = 5, .max = 80 },
267         .p1 = { .min = 1, .max = 8 },
268         .p2 = { .dot_limit = 200000,
269                 .p2_slow = 10, .p2_fast = 5 },
270         .find_pll = intel_find_best_PLL,
271 };
272
273 static const intel_limit_t intel_limits_pineview_lvds = {
274         .dot = { .min = 20000, .max = 400000 },
275         .vco = { .min = 1700000, .max = 3500000 },
276         .n = { .min = 3, .max = 6 },
277         .m = { .min = 2, .max = 256 },
278         .m1 = { .min = 0, .max = 0 },
279         .m2 = { .min = 0, .max = 254 },
280         .p = { .min = 7, .max = 112 },
281         .p1 = { .min = 1, .max = 8 },
282         .p2 = { .dot_limit = 112000,
283                 .p2_slow = 14, .p2_fast = 14 },
284         .find_pll = intel_find_best_PLL,
285 };
286
287 /* Ironlake / Sandybridge
288  *
289  * We calculate clock using (register_value + 2) for N/M1/M2, so here
290  * the range value for them is (actual_value - 2).
291  */
292 static const intel_limit_t intel_limits_ironlake_dac = {
293         .dot = { .min = 25000, .max = 350000 },
294         .vco = { .min = 1760000, .max = 3510000 },
295         .n = { .min = 1, .max = 5 },
296         .m = { .min = 79, .max = 127 },
297         .m1 = { .min = 12, .max = 22 },
298         .m2 = { .min = 5, .max = 9 },
299         .p = { .min = 5, .max = 80 },
300         .p1 = { .min = 1, .max = 8 },
301         .p2 = { .dot_limit = 225000,
302                 .p2_slow = 10, .p2_fast = 5 },
303         .find_pll = intel_g4x_find_best_PLL,
304 };
305
306 static const intel_limit_t intel_limits_ironlake_single_lvds = {
307         .dot = { .min = 25000, .max = 350000 },
308         .vco = { .min = 1760000, .max = 3510000 },
309         .n = { .min = 1, .max = 3 },
310         .m = { .min = 79, .max = 118 },
311         .m1 = { .min = 12, .max = 22 },
312         .m2 = { .min = 5, .max = 9 },
313         .p = { .min = 28, .max = 112 },
314         .p1 = { .min = 2, .max = 8 },
315         .p2 = { .dot_limit = 225000,
316                 .p2_slow = 14, .p2_fast = 14 },
317         .find_pll = intel_g4x_find_best_PLL,
318 };
319
320 static const intel_limit_t intel_limits_ironlake_dual_lvds = {
321         .dot = { .min = 25000, .max = 350000 },
322         .vco = { .min = 1760000, .max = 3510000 },
323         .n = { .min = 1, .max = 3 },
324         .m = { .min = 79, .max = 127 },
325         .m1 = { .min = 12, .max = 22 },
326         .m2 = { .min = 5, .max = 9 },
327         .p = { .min = 14, .max = 56 },
328         .p1 = { .min = 2, .max = 8 },
329         .p2 = { .dot_limit = 225000,
330                 .p2_slow = 7, .p2_fast = 7 },
331         .find_pll = intel_g4x_find_best_PLL,
332 };
333
334 /* LVDS 100mhz refclk limits. */
335 static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
336         .dot = { .min = 25000, .max = 350000 },
337         .vco = { .min = 1760000, .max = 3510000 },
338         .n = { .min = 1, .max = 2 },
339         .m = { .min = 79, .max = 126 },
340         .m1 = { .min = 12, .max = 22 },
341         .m2 = { .min = 5, .max = 9 },
342         .p = { .min = 28, .max = 112 },
343         .p1 = { .min = 2, .max = 8 },
344         .p2 = { .dot_limit = 225000,
345                 .p2_slow = 14, .p2_fast = 14 },
346         .find_pll = intel_g4x_find_best_PLL,
347 };
348
349 static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
350         .dot = { .min = 25000, .max = 350000 },
351         .vco = { .min = 1760000, .max = 3510000 },
352         .n = { .min = 1, .max = 3 },
353         .m = { .min = 79, .max = 126 },
354         .m1 = { .min = 12, .max = 22 },
355         .m2 = { .min = 5, .max = 9 },
356         .p = { .min = 14, .max = 42 },
357         .p1 = { .min = 2, .max = 6 },
358         .p2 = { .dot_limit = 225000,
359                 .p2_slow = 7, .p2_fast = 7 },
360         .find_pll = intel_g4x_find_best_PLL,
361 };
362
363 static const intel_limit_t intel_limits_ironlake_display_port = {
364         .dot = { .min = 25000, .max = 350000 },
365         .vco = { .min = 1760000, .max = 3510000},
366         .n = { .min = 1, .max = 2 },
367         .m = { .min = 81, .max = 90 },
368         .m1 = { .min = 12, .max = 22 },
369         .m2 = { .min = 5, .max = 9 },
370         .p = { .min = 10, .max = 20 },
371         .p1 = { .min = 1, .max = 2},
372         .p2 = { .dot_limit = 0,
373                 .p2_slow = 10, .p2_fast = 10 },
374         .find_pll = intel_find_pll_ironlake_dp,
375 };
376
377 static const intel_limit_t intel_limits_vlv_dac = {
378         .dot = { .min = 25000, .max = 270000 },
379         .vco = { .min = 4000000, .max = 6000000 },
380         .n = { .min = 1, .max = 7 },
381         .m = { .min = 22, .max = 450 }, /* guess */
382         .m1 = { .min = 2, .max = 3 },
383         .m2 = { .min = 11, .max = 156 },
384         .p = { .min = 10, .max = 30 },
385         .p1 = { .min = 2, .max = 3 },
386         .p2 = { .dot_limit = 270000,
387                 .p2_slow = 2, .p2_fast = 20 },
388         .find_pll = intel_vlv_find_best_pll,
389 };
390
391 static const intel_limit_t intel_limits_vlv_hdmi = {
392         .dot = { .min = 20000, .max = 165000 },
393         .vco = { .min = 4000000, .max = 5994000},
394         .n = { .min = 1, .max = 7 },
395         .m = { .min = 60, .max = 300 }, /* guess */
396         .m1 = { .min = 2, .max = 3 },
397         .m2 = { .min = 11, .max = 156 },
398         .p = { .min = 10, .max = 30 },
399         .p1 = { .min = 2, .max = 3 },
400         .p2 = { .dot_limit = 270000,
401                 .p2_slow = 2, .p2_fast = 20 },
402         .find_pll = intel_vlv_find_best_pll,
403 };
404
405 static const intel_limit_t intel_limits_vlv_dp = {
406         .dot = { .min = 25000, .max = 270000 },
407         .vco = { .min = 4000000, .max = 6000000 },
408         .n = { .min = 1, .max = 7 },
409         .m = { .min = 22, .max = 450 },
410         .m1 = { .min = 2, .max = 3 },
411         .m2 = { .min = 11, .max = 156 },
412         .p = { .min = 10, .max = 30 },
413         .p1 = { .min = 2, .max = 3 },
414         .p2 = { .dot_limit = 270000,
415                 .p2_slow = 2, .p2_fast = 20 },
416         .find_pll = intel_vlv_find_best_pll,
417 };
418
419 u32 intel_dpio_read(struct drm_i915_private *dev_priv, int reg)
420 {
421         unsigned long flags;
422         u32 val = 0;
423
424         spin_lock_irqsave(&dev_priv->dpio_lock, flags);
425         if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
426                 DRM_ERROR("DPIO idle wait timed out\n");
427                 goto out_unlock;
428         }
429
430         I915_WRITE(DPIO_REG, reg);
431         I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_READ | DPIO_PORTID |
432                    DPIO_BYTE);
433         if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
434                 DRM_ERROR("DPIO read wait timed out\n");
435                 goto out_unlock;
436         }
437         val = I915_READ(DPIO_DATA);
438
439 out_unlock:
440         spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
441         return val;
442 }
443
444 static void intel_dpio_write(struct drm_i915_private *dev_priv, int reg,
445                              u32 val)
446 {
447         unsigned long flags;
448
449         spin_lock_irqsave(&dev_priv->dpio_lock, flags);
450         if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
451                 DRM_ERROR("DPIO idle wait timed out\n");
452                 goto out_unlock;
453         }
454
455         I915_WRITE(DPIO_DATA, val);
456         I915_WRITE(DPIO_REG, reg);
457         I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_WRITE | DPIO_PORTID |
458                    DPIO_BYTE);
459         if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100))
460                 DRM_ERROR("DPIO write wait timed out\n");
461
462 out_unlock:
463        spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
464 }
465
466 static void vlv_init_dpio(struct drm_device *dev)
467 {
468         struct drm_i915_private *dev_priv = dev->dev_private;
469
470         /* Reset the DPIO config */
471         I915_WRITE(DPIO_CTL, 0);
472         POSTING_READ(DPIO_CTL);
473         I915_WRITE(DPIO_CTL, 1);
474         POSTING_READ(DPIO_CTL);
475 }
476
477 static int intel_dual_link_lvds_callback(const struct dmi_system_id *id)
478 {
479         DRM_INFO("Forcing lvds to dual link mode on %s\n", id->ident);
480         return 1;
481 }
482
483 static const struct dmi_system_id intel_dual_link_lvds[] = {
484         {
485                 .callback = intel_dual_link_lvds_callback,
486                 .ident = "Apple MacBook Pro (Core i5/i7 Series)",
487                 .matches = {
488                         DMI_MATCH(DMI_SYS_VENDOR, "Apple Inc."),
489                         DMI_MATCH(DMI_PRODUCT_NAME, "MacBookPro8,2"),
490                 },
491         },
492         { }     /* terminating entry */
493 };
494
495 static bool is_dual_link_lvds(struct drm_i915_private *dev_priv,
496                               unsigned int reg)
497 {
498         unsigned int val;
499
500         /* use the module option value if specified */
501         if (i915_lvds_channel_mode > 0)
502                 return i915_lvds_channel_mode == 2;
503
504         if (dmi_check_system(intel_dual_link_lvds))
505                 return true;
506
507         if (dev_priv->lvds_val)
508                 val = dev_priv->lvds_val;
509         else {
510                 /* BIOS should set the proper LVDS register value at boot, but
511                  * in reality, it doesn't set the value when the lid is closed;
512                  * we need to check "the value to be set" in VBT when LVDS
513                  * register is uninitialized.
514                  */
515                 val = I915_READ(reg);
516                 if (!(val & ~(LVDS_PIPE_MASK | LVDS_DETECTED)))
517                         val = dev_priv->bios_lvds_val;
518                 dev_priv->lvds_val = val;
519         }
520         return (val & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP;
521 }
522
523 static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
524                                                 int refclk)
525 {
526         struct drm_device *dev = crtc->dev;
527         struct drm_i915_private *dev_priv = dev->dev_private;
528         const intel_limit_t *limit;
529
530         if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
531                 if (is_dual_link_lvds(dev_priv, PCH_LVDS)) {
532                         /* LVDS dual channel */
533                         if (refclk == 100000)
534                                 limit = &intel_limits_ironlake_dual_lvds_100m;
535                         else
536                                 limit = &intel_limits_ironlake_dual_lvds;
537                 } else {
538                         if (refclk == 100000)
539                                 limit = &intel_limits_ironlake_single_lvds_100m;
540                         else
541                                 limit = &intel_limits_ironlake_single_lvds;
542                 }
543         } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
544                         HAS_eDP)
545                 limit = &intel_limits_ironlake_display_port;
546         else
547                 limit = &intel_limits_ironlake_dac;
548
549         return limit;
550 }
551
552 static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
553 {
554         struct drm_device *dev = crtc->dev;
555         struct drm_i915_private *dev_priv = dev->dev_private;
556         const intel_limit_t *limit;
557
558         if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
559                 if (is_dual_link_lvds(dev_priv, LVDS))
560                         /* LVDS with dual channel */
561                         limit = &intel_limits_g4x_dual_channel_lvds;
562                 else
563                         /* LVDS with dual channel */
564                         limit = &intel_limits_g4x_single_channel_lvds;
565         } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
566                    intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
567                 limit = &intel_limits_g4x_hdmi;
568         } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
569                 limit = &intel_limits_g4x_sdvo;
570         } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
571                 limit = &intel_limits_g4x_display_port;
572         } else /* The option is for other outputs */
573                 limit = &intel_limits_i9xx_sdvo;
574
575         return limit;
576 }
577
578 static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
579 {
580         struct drm_device *dev = crtc->dev;
581         const intel_limit_t *limit;
582
583         if (HAS_PCH_SPLIT(dev))
584                 limit = intel_ironlake_limit(crtc, refclk);
585         else if (IS_G4X(dev)) {
586                 limit = intel_g4x_limit(crtc);
587         } else if (IS_PINEVIEW(dev)) {
588                 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
589                         limit = &intel_limits_pineview_lvds;
590                 else
591                         limit = &intel_limits_pineview_sdvo;
592         } else if (IS_VALLEYVIEW(dev)) {
593                 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
594                         limit = &intel_limits_vlv_dac;
595                 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
596                         limit = &intel_limits_vlv_hdmi;
597                 else
598                         limit = &intel_limits_vlv_dp;
599         } else if (!IS_GEN2(dev)) {
600                 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
601                         limit = &intel_limits_i9xx_lvds;
602                 else
603                         limit = &intel_limits_i9xx_sdvo;
604         } else {
605                 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
606                         limit = &intel_limits_i8xx_lvds;
607                 else
608                         limit = &intel_limits_i8xx_dvo;
609         }
610         return limit;
611 }
612
613 /* m1 is reserved as 0 in Pineview, n is a ring counter */
614 static void pineview_clock(int refclk, intel_clock_t *clock)
615 {
616         clock->m = clock->m2 + 2;
617         clock->p = clock->p1 * clock->p2;
618         clock->vco = refclk * clock->m / clock->n;
619         clock->dot = clock->vco / clock->p;
620 }
621
622 static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
623 {
624         if (IS_PINEVIEW(dev)) {
625                 pineview_clock(refclk, clock);
626                 return;
627         }
628         clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
629         clock->p = clock->p1 * clock->p2;
630         clock->vco = refclk * clock->m / (clock->n + 2);
631         clock->dot = clock->vco / clock->p;
632 }
633
634 /**
635  * Returns whether any output on the specified pipe is of the specified type
636  */
637 bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
638 {
639         struct drm_device *dev = crtc->dev;
640         struct intel_encoder *encoder;
641
642         for_each_encoder_on_crtc(dev, crtc, encoder)
643                 if (encoder->type == type)
644                         return true;
645
646         return false;
647 }
648
649 #define INTELPllInvalid(s)   do { /* DRM_DEBUG(s); */ return false; } while (0)
650 /**
651  * Returns whether the given set of divisors are valid for a given refclk with
652  * the given connectors.
653  */
654
655 static bool intel_PLL_is_valid(struct drm_device *dev,
656                                const intel_limit_t *limit,
657                                const intel_clock_t *clock)
658 {
659         if (clock->p1  < limit->p1.min  || limit->p1.max  < clock->p1)
660                 INTELPllInvalid("p1 out of range\n");
661         if (clock->p   < limit->p.min   || limit->p.max   < clock->p)
662                 INTELPllInvalid("p out of range\n");
663         if (clock->m2  < limit->m2.min  || limit->m2.max  < clock->m2)
664                 INTELPllInvalid("m2 out of range\n");
665         if (clock->m1  < limit->m1.min  || limit->m1.max  < clock->m1)
666                 INTELPllInvalid("m1 out of range\n");
667         if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
668                 INTELPllInvalid("m1 <= m2\n");
669         if (clock->m   < limit->m.min   || limit->m.max   < clock->m)
670                 INTELPllInvalid("m out of range\n");
671         if (clock->n   < limit->n.min   || limit->n.max   < clock->n)
672                 INTELPllInvalid("n out of range\n");
673         if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
674                 INTELPllInvalid("vco out of range\n");
675         /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
676          * connector, etc., rather than just a single range.
677          */
678         if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
679                 INTELPllInvalid("dot out of range\n");
680
681         return true;
682 }
683
684 static bool
685 intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
686                     int target, int refclk, intel_clock_t *match_clock,
687                     intel_clock_t *best_clock)
688
689 {
690         struct drm_device *dev = crtc->dev;
691         struct drm_i915_private *dev_priv = dev->dev_private;
692         intel_clock_t clock;
693         int err = target;
694
695         if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
696             (I915_READ(LVDS)) != 0) {
697                 /*
698                  * For LVDS, if the panel is on, just rely on its current
699                  * settings for dual-channel.  We haven't figured out how to
700                  * reliably set up different single/dual channel state, if we
701                  * even can.
702                  */
703                 if (is_dual_link_lvds(dev_priv, LVDS))
704                         clock.p2 = limit->p2.p2_fast;
705                 else
706                         clock.p2 = limit->p2.p2_slow;
707         } else {
708                 if (target < limit->p2.dot_limit)
709                         clock.p2 = limit->p2.p2_slow;
710                 else
711                         clock.p2 = limit->p2.p2_fast;
712         }
713
714         memset(best_clock, 0, sizeof(*best_clock));
715
716         for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
717              clock.m1++) {
718                 for (clock.m2 = limit->m2.min;
719                      clock.m2 <= limit->m2.max; clock.m2++) {
720                         /* m1 is always 0 in Pineview */
721                         if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
722                                 break;
723                         for (clock.n = limit->n.min;
724                              clock.n <= limit->n.max; clock.n++) {
725                                 for (clock.p1 = limit->p1.min;
726                                         clock.p1 <= limit->p1.max; clock.p1++) {
727                                         int this_err;
728
729                                         intel_clock(dev, refclk, &clock);
730                                         if (!intel_PLL_is_valid(dev, limit,
731                                                                 &clock))
732                                                 continue;
733                                         if (match_clock &&
734                                             clock.p != match_clock->p)
735                                                 continue;
736
737                                         this_err = abs(clock.dot - target);
738                                         if (this_err < err) {
739                                                 *best_clock = clock;
740                                                 err = this_err;
741                                         }
742                                 }
743                         }
744                 }
745         }
746
747         return (err != target);
748 }
749
750 static bool
751 intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
752                         int target, int refclk, intel_clock_t *match_clock,
753                         intel_clock_t *best_clock)
754 {
755         struct drm_device *dev = crtc->dev;
756         struct drm_i915_private *dev_priv = dev->dev_private;
757         intel_clock_t clock;
758         int max_n;
759         bool found;
760         /* approximately equals target * 0.00585 */
761         int err_most = (target >> 8) + (target >> 9);
762         found = false;
763
764         if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
765                 int lvds_reg;
766
767                 if (HAS_PCH_SPLIT(dev))
768                         lvds_reg = PCH_LVDS;
769                 else
770                         lvds_reg = LVDS;
771                 if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
772                     LVDS_CLKB_POWER_UP)
773                         clock.p2 = limit->p2.p2_fast;
774                 else
775                         clock.p2 = limit->p2.p2_slow;
776         } else {
777                 if (target < limit->p2.dot_limit)
778                         clock.p2 = limit->p2.p2_slow;
779                 else
780                         clock.p2 = limit->p2.p2_fast;
781         }
782
783         memset(best_clock, 0, sizeof(*best_clock));
784         max_n = limit->n.max;
785         /* based on hardware requirement, prefer smaller n to precision */
786         for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
787                 /* based on hardware requirement, prefere larger m1,m2 */
788                 for (clock.m1 = limit->m1.max;
789                      clock.m1 >= limit->m1.min; clock.m1--) {
790                         for (clock.m2 = limit->m2.max;
791                              clock.m2 >= limit->m2.min; clock.m2--) {
792                                 for (clock.p1 = limit->p1.max;
793                                      clock.p1 >= limit->p1.min; clock.p1--) {
794                                         int this_err;
795
796                                         intel_clock(dev, refclk, &clock);
797                                         if (!intel_PLL_is_valid(dev, limit,
798                                                                 &clock))
799                                                 continue;
800                                         if (match_clock &&
801                                             clock.p != match_clock->p)
802                                                 continue;
803
804                                         this_err = abs(clock.dot - target);
805                                         if (this_err < err_most) {
806                                                 *best_clock = clock;
807                                                 err_most = this_err;
808                                                 max_n = clock.n;
809                                                 found = true;
810                                         }
811                                 }
812                         }
813                 }
814         }
815         return found;
816 }
817
818 static bool
819 intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
820                            int target, int refclk, intel_clock_t *match_clock,
821                            intel_clock_t *best_clock)
822 {
823         struct drm_device *dev = crtc->dev;
824         intel_clock_t clock;
825
826         if (target < 200000) {
827                 clock.n = 1;
828                 clock.p1 = 2;
829                 clock.p2 = 10;
830                 clock.m1 = 12;
831                 clock.m2 = 9;
832         } else {
833                 clock.n = 2;
834                 clock.p1 = 1;
835                 clock.p2 = 10;
836                 clock.m1 = 14;
837                 clock.m2 = 8;
838         }
839         intel_clock(dev, refclk, &clock);
840         memcpy(best_clock, &clock, sizeof(intel_clock_t));
841         return true;
842 }
843
844 /* DisplayPort has only two frequencies, 162MHz and 270MHz */
845 static bool
846 intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
847                       int target, int refclk, intel_clock_t *match_clock,
848                       intel_clock_t *best_clock)
849 {
850         intel_clock_t clock;
851         if (target < 200000) {
852                 clock.p1 = 2;
853                 clock.p2 = 10;
854                 clock.n = 2;
855                 clock.m1 = 23;
856                 clock.m2 = 8;
857         } else {
858                 clock.p1 = 1;
859                 clock.p2 = 10;
860                 clock.n = 1;
861                 clock.m1 = 14;
862                 clock.m2 = 2;
863         }
864         clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
865         clock.p = (clock.p1 * clock.p2);
866         clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
867         clock.vco = 0;
868         memcpy(best_clock, &clock, sizeof(intel_clock_t));
869         return true;
870 }
871 static bool
872 intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
873                         int target, int refclk, intel_clock_t *match_clock,
874                         intel_clock_t *best_clock)
875 {
876         u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
877         u32 m, n, fastclk;
878         u32 updrate, minupdate, fracbits, p;
879         unsigned long bestppm, ppm, absppm;
880         int dotclk, flag;
881
882         flag = 0;
883         dotclk = target * 1000;
884         bestppm = 1000000;
885         ppm = absppm = 0;
886         fastclk = dotclk / (2*100);
887         updrate = 0;
888         minupdate = 19200;
889         fracbits = 1;
890         n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
891         bestm1 = bestm2 = bestp1 = bestp2 = 0;
892
893         /* based on hardware requirement, prefer smaller n to precision */
894         for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
895                 updrate = refclk / n;
896                 for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
897                         for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
898                                 if (p2 > 10)
899                                         p2 = p2 - 1;
900                                 p = p1 * p2;
901                                 /* based on hardware requirement, prefer bigger m1,m2 values */
902                                 for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
903                                         m2 = (((2*(fastclk * p * n / m1 )) +
904                                                refclk) / (2*refclk));
905                                         m = m1 * m2;
906                                         vco = updrate * m;
907                                         if (vco >= limit->vco.min && vco < limit->vco.max) {
908                                                 ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
909                                                 absppm = (ppm > 0) ? ppm : (-ppm);
910                                                 if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
911                                                         bestppm = 0;
912                                                         flag = 1;
913                                                 }
914                                                 if (absppm < bestppm - 10) {
915                                                         bestppm = absppm;
916                                                         flag = 1;
917                                                 }
918                                                 if (flag) {
919                                                         bestn = n;
920                                                         bestm1 = m1;
921                                                         bestm2 = m2;
922                                                         bestp1 = p1;
923                                                         bestp2 = p2;
924                                                         flag = 0;
925                                                 }
926                                         }
927                                 }
928                         }
929                 }
930         }
931         best_clock->n = bestn;
932         best_clock->m1 = bestm1;
933         best_clock->m2 = bestm2;
934         best_clock->p1 = bestp1;
935         best_clock->p2 = bestp2;
936
937         return true;
938 }
939
940 enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
941                                              enum pipe pipe)
942 {
943         struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
944         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
945
946         return intel_crtc->cpu_transcoder;
947 }
948
949 static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
950 {
951         struct drm_i915_private *dev_priv = dev->dev_private;
952         u32 frame, frame_reg = PIPEFRAME(pipe);
953
954         frame = I915_READ(frame_reg);
955
956         if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
957                 DRM_DEBUG_KMS("vblank wait timed out\n");
958 }
959
960 /**
961  * intel_wait_for_vblank - wait for vblank on a given pipe
962  * @dev: drm device
963  * @pipe: pipe to wait for
964  *
965  * Wait for vblank to occur on a given pipe.  Needed for various bits of
966  * mode setting code.
967  */
968 void intel_wait_for_vblank(struct drm_device *dev, int pipe)
969 {
970         struct drm_i915_private *dev_priv = dev->dev_private;
971         int pipestat_reg = PIPESTAT(pipe);
972
973         if (INTEL_INFO(dev)->gen >= 5) {
974                 ironlake_wait_for_vblank(dev, pipe);
975                 return;
976         }
977
978         /* Clear existing vblank status. Note this will clear any other
979          * sticky status fields as well.
980          *
981          * This races with i915_driver_irq_handler() with the result
982          * that either function could miss a vblank event.  Here it is not
983          * fatal, as we will either wait upon the next vblank interrupt or
984          * timeout.  Generally speaking intel_wait_for_vblank() is only
985          * called during modeset at which time the GPU should be idle and
986          * should *not* be performing page flips and thus not waiting on
987          * vblanks...
988          * Currently, the result of us stealing a vblank from the irq
989          * handler is that a single frame will be skipped during swapbuffers.
990          */
991         I915_WRITE(pipestat_reg,
992                    I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
993
994         /* Wait for vblank interrupt bit to set */
995         if (wait_for(I915_READ(pipestat_reg) &
996                      PIPE_VBLANK_INTERRUPT_STATUS,
997                      50))
998                 DRM_DEBUG_KMS("vblank wait timed out\n");
999 }
1000
1001 /*
1002  * intel_wait_for_pipe_off - wait for pipe to turn off
1003  * @dev: drm device
1004  * @pipe: pipe to wait for
1005  *
1006  * After disabling a pipe, we can't wait for vblank in the usual way,
1007  * spinning on the vblank interrupt status bit, since we won't actually
1008  * see an interrupt when the pipe is disabled.
1009  *
1010  * On Gen4 and above:
1011  *   wait for the pipe register state bit to turn off
1012  *
1013  * Otherwise:
1014  *   wait for the display line value to settle (it usually
1015  *   ends up stopping at the start of the next frame).
1016  *
1017  */
1018 void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
1019 {
1020         struct drm_i915_private *dev_priv = dev->dev_private;
1021         enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1022                                                                       pipe);
1023
1024         if (INTEL_INFO(dev)->gen >= 4) {
1025                 int reg = PIPECONF(cpu_transcoder);
1026
1027                 /* Wait for the Pipe State to go off */
1028                 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1029                              100))
1030                         WARN(1, "pipe_off wait timed out\n");
1031         } else {
1032                 u32 last_line, line_mask;
1033                 int reg = PIPEDSL(pipe);
1034                 unsigned long timeout = jiffies + msecs_to_jiffies(100);
1035
1036                 if (IS_GEN2(dev))
1037                         line_mask = DSL_LINEMASK_GEN2;
1038                 else
1039                         line_mask = DSL_LINEMASK_GEN3;
1040
1041                 /* Wait for the display line to settle */
1042                 do {
1043                         last_line = I915_READ(reg) & line_mask;
1044                         mdelay(5);
1045                 } while (((I915_READ(reg) & line_mask) != last_line) &&
1046                          time_after(timeout, jiffies));
1047                 if (time_after(jiffies, timeout))
1048                         WARN(1, "pipe_off wait timed out\n");
1049         }
1050 }
1051
1052 static const char *state_string(bool enabled)
1053 {
1054         return enabled ? "on" : "off";
1055 }
1056
1057 /* Only for pre-ILK configs */
1058 static void assert_pll(struct drm_i915_private *dev_priv,
1059                        enum pipe pipe, bool state)
1060 {
1061         int reg;
1062         u32 val;
1063         bool cur_state;
1064
1065         reg = DPLL(pipe);
1066         val = I915_READ(reg);
1067         cur_state = !!(val & DPLL_VCO_ENABLE);
1068         WARN(cur_state != state,
1069              "PLL state assertion failure (expected %s, current %s)\n",
1070              state_string(state), state_string(cur_state));
1071 }
1072 #define assert_pll_enabled(d, p) assert_pll(d, p, true)
1073 #define assert_pll_disabled(d, p) assert_pll(d, p, false)
1074
1075 /* For ILK+ */
1076 static void assert_pch_pll(struct drm_i915_private *dev_priv,
1077                            struct intel_pch_pll *pll,
1078                            struct intel_crtc *crtc,
1079                            bool state)
1080 {
1081         u32 val;
1082         bool cur_state;
1083
1084         if (HAS_PCH_LPT(dev_priv->dev)) {
1085                 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
1086                 return;
1087         }
1088
1089         if (WARN (!pll,
1090                   "asserting PCH PLL %s with no PLL\n", state_string(state)))
1091                 return;
1092
1093         val = I915_READ(pll->pll_reg);
1094         cur_state = !!(val & DPLL_VCO_ENABLE);
1095         WARN(cur_state != state,
1096              "PCH PLL state for reg %x assertion failure (expected %s, current %s), val=%08x\n",
1097              pll->pll_reg, state_string(state), state_string(cur_state), val);
1098
1099         /* Make sure the selected PLL is correctly attached to the transcoder */
1100         if (crtc && HAS_PCH_CPT(dev_priv->dev)) {
1101                 u32 pch_dpll;
1102
1103                 pch_dpll = I915_READ(PCH_DPLL_SEL);
1104                 cur_state = pll->pll_reg == _PCH_DPLL_B;
1105                 if (!WARN(((pch_dpll >> (4 * crtc->pipe)) & 1) != cur_state,
1106                           "PLL[%d] not attached to this transcoder %d: %08x\n",
1107                           cur_state, crtc->pipe, pch_dpll)) {
1108                         cur_state = !!(val >> (4*crtc->pipe + 3));
1109                         WARN(cur_state != state,
1110                              "PLL[%d] not %s on this transcoder %d: %08x\n",
1111                              pll->pll_reg == _PCH_DPLL_B,
1112                              state_string(state),
1113                              crtc->pipe,
1114                              val);
1115                 }
1116         }
1117 }
1118 #define assert_pch_pll_enabled(d, p, c) assert_pch_pll(d, p, c, true)
1119 #define assert_pch_pll_disabled(d, p, c) assert_pch_pll(d, p, c, false)
1120
1121 static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1122                           enum pipe pipe, bool state)
1123 {
1124         int reg;
1125         u32 val;
1126         bool cur_state;
1127         enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1128                                                                       pipe);
1129
1130         if (IS_HASWELL(dev_priv->dev)) {
1131                 /* On Haswell, DDI is used instead of FDI_TX_CTL */
1132                 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
1133                 val = I915_READ(reg);
1134                 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
1135         } else {
1136                 reg = FDI_TX_CTL(pipe);
1137                 val = I915_READ(reg);
1138                 cur_state = !!(val & FDI_TX_ENABLE);
1139         }
1140         WARN(cur_state != state,
1141              "FDI TX state assertion failure (expected %s, current %s)\n",
1142              state_string(state), state_string(cur_state));
1143 }
1144 #define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1145 #define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1146
1147 static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1148                           enum pipe pipe, bool state)
1149 {
1150         int reg;
1151         u32 val;
1152         bool cur_state;
1153
1154         if (IS_HASWELL(dev_priv->dev) && pipe > 0) {
1155                         DRM_ERROR("Attempting to enable FDI_RX on Haswell pipe > 0\n");
1156                         return;
1157         } else {
1158                 reg = FDI_RX_CTL(pipe);
1159                 val = I915_READ(reg);
1160                 cur_state = !!(val & FDI_RX_ENABLE);
1161         }
1162         WARN(cur_state != state,
1163              "FDI RX state assertion failure (expected %s, current %s)\n",
1164              state_string(state), state_string(cur_state));
1165 }
1166 #define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1167 #define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1168
1169 static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1170                                       enum pipe pipe)
1171 {
1172         int reg;
1173         u32 val;
1174
1175         /* ILK FDI PLL is always enabled */
1176         if (dev_priv->info->gen == 5)
1177                 return;
1178
1179         /* On Haswell, DDI ports are responsible for the FDI PLL setup */
1180         if (IS_HASWELL(dev_priv->dev))
1181                 return;
1182
1183         reg = FDI_TX_CTL(pipe);
1184         val = I915_READ(reg);
1185         WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1186 }
1187
1188 static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
1189                                       enum pipe pipe)
1190 {
1191         int reg;
1192         u32 val;
1193
1194         if (IS_HASWELL(dev_priv->dev) && pipe > 0) {
1195                 DRM_ERROR("Attempting to enable FDI on Haswell with pipe > 0\n");
1196                 return;
1197         }
1198         reg = FDI_RX_CTL(pipe);
1199         val = I915_READ(reg);
1200         WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
1201 }
1202
1203 static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1204                                   enum pipe pipe)
1205 {
1206         int pp_reg, lvds_reg;
1207         u32 val;
1208         enum pipe panel_pipe = PIPE_A;
1209         bool locked = true;
1210
1211         if (HAS_PCH_SPLIT(dev_priv->dev)) {
1212                 pp_reg = PCH_PP_CONTROL;
1213                 lvds_reg = PCH_LVDS;
1214         } else {
1215                 pp_reg = PP_CONTROL;
1216                 lvds_reg = LVDS;
1217         }
1218
1219         val = I915_READ(pp_reg);
1220         if (!(val & PANEL_POWER_ON) ||
1221             ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1222                 locked = false;
1223
1224         if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1225                 panel_pipe = PIPE_B;
1226
1227         WARN(panel_pipe == pipe && locked,
1228              "panel assertion failure, pipe %c regs locked\n",
1229              pipe_name(pipe));
1230 }
1231
1232 void assert_pipe(struct drm_i915_private *dev_priv,
1233                  enum pipe pipe, bool state)
1234 {
1235         int reg;
1236         u32 val;
1237         bool cur_state;
1238         enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1239                                                                       pipe);
1240
1241         /* if we need the pipe A quirk it must be always on */
1242         if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1243                 state = true;
1244
1245         reg = PIPECONF(cpu_transcoder);
1246         val = I915_READ(reg);
1247         cur_state = !!(val & PIPECONF_ENABLE);
1248         WARN(cur_state != state,
1249              "pipe %c assertion failure (expected %s, current %s)\n",
1250              pipe_name(pipe), state_string(state), state_string(cur_state));
1251 }
1252
1253 static void assert_plane(struct drm_i915_private *dev_priv,
1254                          enum plane plane, bool state)
1255 {
1256         int reg;
1257         u32 val;
1258         bool cur_state;
1259
1260         reg = DSPCNTR(plane);
1261         val = I915_READ(reg);
1262         cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1263         WARN(cur_state != state,
1264              "plane %c assertion failure (expected %s, current %s)\n",
1265              plane_name(plane), state_string(state), state_string(cur_state));
1266 }
1267
1268 #define assert_plane_enabled(d, p) assert_plane(d, p, true)
1269 #define assert_plane_disabled(d, p) assert_plane(d, p, false)
1270
1271 static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1272                                    enum pipe pipe)
1273 {
1274         int reg, i;
1275         u32 val;
1276         int cur_pipe;
1277
1278         /* Planes are fixed to pipes on ILK+ */
1279         if (HAS_PCH_SPLIT(dev_priv->dev)) {
1280                 reg = DSPCNTR(pipe);
1281                 val = I915_READ(reg);
1282                 WARN((val & DISPLAY_PLANE_ENABLE),
1283                      "plane %c assertion failure, should be disabled but not\n",
1284                      plane_name(pipe));
1285                 return;
1286         }
1287
1288         /* Need to check both planes against the pipe */
1289         for (i = 0; i < 2; i++) {
1290                 reg = DSPCNTR(i);
1291                 val = I915_READ(reg);
1292                 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1293                         DISPPLANE_SEL_PIPE_SHIFT;
1294                 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
1295                      "plane %c assertion failure, should be off on pipe %c but is still active\n",
1296                      plane_name(i), pipe_name(pipe));
1297         }
1298 }
1299
1300 static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1301 {
1302         u32 val;
1303         bool enabled;
1304
1305         if (HAS_PCH_LPT(dev_priv->dev)) {
1306                 DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
1307                 return;
1308         }
1309
1310         val = I915_READ(PCH_DREF_CONTROL);
1311         enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1312                             DREF_SUPERSPREAD_SOURCE_MASK));
1313         WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1314 }
1315
1316 static void assert_transcoder_disabled(struct drm_i915_private *dev_priv,
1317                                        enum pipe pipe)
1318 {
1319         int reg;
1320         u32 val;
1321         bool enabled;
1322
1323         reg = TRANSCONF(pipe);
1324         val = I915_READ(reg);
1325         enabled = !!(val & TRANS_ENABLE);
1326         WARN(enabled,
1327              "transcoder assertion failed, should be off on pipe %c but is still active\n",
1328              pipe_name(pipe));
1329 }
1330
1331 static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1332                             enum pipe pipe, u32 port_sel, u32 val)
1333 {
1334         if ((val & DP_PORT_EN) == 0)
1335                 return false;
1336
1337         if (HAS_PCH_CPT(dev_priv->dev)) {
1338                 u32     trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1339                 u32     trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1340                 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1341                         return false;
1342         } else {
1343                 if ((val & DP_PIPE_MASK) != (pipe << 30))
1344                         return false;
1345         }
1346         return true;
1347 }
1348
1349 static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1350                               enum pipe pipe, u32 val)
1351 {
1352         if ((val & PORT_ENABLE) == 0)
1353                 return false;
1354
1355         if (HAS_PCH_CPT(dev_priv->dev)) {
1356                 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1357                         return false;
1358         } else {
1359                 if ((val & TRANSCODER_MASK) != TRANSCODER(pipe))
1360                         return false;
1361         }
1362         return true;
1363 }
1364
1365 static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1366                               enum pipe pipe, u32 val)
1367 {
1368         if ((val & LVDS_PORT_EN) == 0)
1369                 return false;
1370
1371         if (HAS_PCH_CPT(dev_priv->dev)) {
1372                 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1373                         return false;
1374         } else {
1375                 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1376                         return false;
1377         }
1378         return true;
1379 }
1380
1381 static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1382                               enum pipe pipe, u32 val)
1383 {
1384         if ((val & ADPA_DAC_ENABLE) == 0)
1385                 return false;
1386         if (HAS_PCH_CPT(dev_priv->dev)) {
1387                 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1388                         return false;
1389         } else {
1390                 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1391                         return false;
1392         }
1393         return true;
1394 }
1395
1396 static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
1397                                    enum pipe pipe, int reg, u32 port_sel)
1398 {
1399         u32 val = I915_READ(reg);
1400         WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
1401              "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
1402              reg, pipe_name(pipe));
1403
1404         WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1405              && (val & DP_PIPEB_SELECT),
1406              "IBX PCH dp port still using transcoder B\n");
1407 }
1408
1409 static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1410                                      enum pipe pipe, int reg)
1411 {
1412         u32 val = I915_READ(reg);
1413         WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
1414              "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
1415              reg, pipe_name(pipe));
1416
1417         WARN(HAS_PCH_IBX(dev_priv->dev) && (val & PORT_ENABLE) == 0
1418              && (val & SDVO_PIPE_B_SELECT),
1419              "IBX PCH hdmi port still using transcoder B\n");
1420 }
1421
1422 static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1423                                       enum pipe pipe)
1424 {
1425         int reg;
1426         u32 val;
1427
1428         assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1429         assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1430         assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
1431
1432         reg = PCH_ADPA;
1433         val = I915_READ(reg);
1434         WARN(adpa_pipe_enabled(dev_priv, pipe, val),
1435              "PCH VGA enabled on transcoder %c, should be disabled\n",
1436              pipe_name(pipe));
1437
1438         reg = PCH_LVDS;
1439         val = I915_READ(reg);
1440         WARN(lvds_pipe_enabled(dev_priv, pipe, val),
1441              "PCH LVDS enabled on transcoder %c, should be disabled\n",
1442              pipe_name(pipe));
1443
1444         assert_pch_hdmi_disabled(dev_priv, pipe, HDMIB);
1445         assert_pch_hdmi_disabled(dev_priv, pipe, HDMIC);
1446         assert_pch_hdmi_disabled(dev_priv, pipe, HDMID);
1447 }
1448
1449 /**
1450  * intel_enable_pll - enable a PLL
1451  * @dev_priv: i915 private structure
1452  * @pipe: pipe PLL to enable
1453  *
1454  * Enable @pipe's PLL so we can start pumping pixels from a plane.  Check to
1455  * make sure the PLL reg is writable first though, since the panel write
1456  * protect mechanism may be enabled.
1457  *
1458  * Note!  This is for pre-ILK only.
1459  *
1460  * Unfortunately needed by dvo_ns2501 since the dvo depends on it running.
1461  */
1462 static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1463 {
1464         int reg;
1465         u32 val;
1466
1467         /* No really, not for ILK+ */
1468         BUG_ON(!IS_VALLEYVIEW(dev_priv->dev) && dev_priv->info->gen >= 5);
1469
1470         /* PLL is protected by panel, make sure we can write it */
1471         if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1472                 assert_panel_unlocked(dev_priv, pipe);
1473
1474         reg = DPLL(pipe);
1475         val = I915_READ(reg);
1476         val |= DPLL_VCO_ENABLE;
1477
1478         /* We do this three times for luck */
1479         I915_WRITE(reg, val);
1480         POSTING_READ(reg);
1481         udelay(150); /* wait for warmup */
1482         I915_WRITE(reg, val);
1483         POSTING_READ(reg);
1484         udelay(150); /* wait for warmup */
1485         I915_WRITE(reg, val);
1486         POSTING_READ(reg);
1487         udelay(150); /* wait for warmup */
1488 }
1489
1490 /**
1491  * intel_disable_pll - disable a PLL
1492  * @dev_priv: i915 private structure
1493  * @pipe: pipe PLL to disable
1494  *
1495  * Disable the PLL for @pipe, making sure the pipe is off first.
1496  *
1497  * Note!  This is for pre-ILK only.
1498  */
1499 static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1500 {
1501         int reg;
1502         u32 val;
1503
1504         /* Don't disable pipe A or pipe A PLLs if needed */
1505         if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1506                 return;
1507
1508         /* Make sure the pipe isn't still relying on us */
1509         assert_pipe_disabled(dev_priv, pipe);
1510
1511         reg = DPLL(pipe);
1512         val = I915_READ(reg);
1513         val &= ~DPLL_VCO_ENABLE;
1514         I915_WRITE(reg, val);
1515         POSTING_READ(reg);
1516 }
1517
1518 /* SBI access */
1519 static void
1520 intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value)
1521 {
1522         unsigned long flags;
1523
1524         spin_lock_irqsave(&dev_priv->dpio_lock, flags);
1525         if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
1526                                 100)) {
1527                 DRM_ERROR("timeout waiting for SBI to become ready\n");
1528                 goto out_unlock;
1529         }
1530
1531         I915_WRITE(SBI_ADDR,
1532                         (reg << 16));
1533         I915_WRITE(SBI_DATA,
1534                         value);
1535         I915_WRITE(SBI_CTL_STAT,
1536                         SBI_BUSY |
1537                         SBI_CTL_OP_CRWR);
1538
1539         if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
1540                                 100)) {
1541                 DRM_ERROR("timeout waiting for SBI to complete write transaction\n");
1542                 goto out_unlock;
1543         }
1544
1545 out_unlock:
1546         spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
1547 }
1548
1549 static u32
1550 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg)
1551 {
1552         unsigned long flags;
1553         u32 value = 0;
1554
1555         spin_lock_irqsave(&dev_priv->dpio_lock, flags);
1556         if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
1557                                 100)) {
1558                 DRM_ERROR("timeout waiting for SBI to become ready\n");
1559                 goto out_unlock;
1560         }
1561
1562         I915_WRITE(SBI_ADDR,
1563                         (reg << 16));
1564         I915_WRITE(SBI_CTL_STAT,
1565                         SBI_BUSY |
1566                         SBI_CTL_OP_CRRD);
1567
1568         if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
1569                                 100)) {
1570                 DRM_ERROR("timeout waiting for SBI to complete read transaction\n");
1571                 goto out_unlock;
1572         }
1573
1574         value = I915_READ(SBI_DATA);
1575
1576 out_unlock:
1577         spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
1578         return value;
1579 }
1580
1581 /**
1582  * intel_enable_pch_pll - enable PCH PLL
1583  * @dev_priv: i915 private structure
1584  * @pipe: pipe PLL to enable
1585  *
1586  * The PCH PLL needs to be enabled before the PCH transcoder, since it
1587  * drives the transcoder clock.
1588  */
1589 static void intel_enable_pch_pll(struct intel_crtc *intel_crtc)
1590 {
1591         struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
1592         struct intel_pch_pll *pll;
1593         int reg;
1594         u32 val;
1595
1596         /* PCH PLLs only available on ILK, SNB and IVB */
1597         BUG_ON(dev_priv->info->gen < 5);
1598         pll = intel_crtc->pch_pll;
1599         if (pll == NULL)
1600                 return;
1601
1602         if (WARN_ON(pll->refcount == 0))
1603                 return;
1604
1605         DRM_DEBUG_KMS("enable PCH PLL %x (active %d, on? %d)for crtc %d\n",
1606                       pll->pll_reg, pll->active, pll->on,
1607                       intel_crtc->base.base.id);
1608
1609         /* PCH refclock must be enabled first */
1610         assert_pch_refclk_enabled(dev_priv);
1611
1612         if (pll->active++ && pll->on) {
1613                 assert_pch_pll_enabled(dev_priv, pll, NULL);
1614                 return;
1615         }
1616
1617         DRM_DEBUG_KMS("enabling PCH PLL %x\n", pll->pll_reg);
1618
1619         reg = pll->pll_reg;
1620         val = I915_READ(reg);
1621         val |= DPLL_VCO_ENABLE;
1622         I915_WRITE(reg, val);
1623         POSTING_READ(reg);
1624         udelay(200);
1625
1626         pll->on = true;
1627 }
1628
1629 static void intel_disable_pch_pll(struct intel_crtc *intel_crtc)
1630 {
1631         struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
1632         struct intel_pch_pll *pll = intel_crtc->pch_pll;
1633         int reg;
1634         u32 val;
1635
1636         /* PCH only available on ILK+ */
1637         BUG_ON(dev_priv->info->gen < 5);
1638         if (pll == NULL)
1639                return;
1640
1641         if (WARN_ON(pll->refcount == 0))
1642                 return;
1643
1644         DRM_DEBUG_KMS("disable PCH PLL %x (active %d, on? %d) for crtc %d\n",
1645                       pll->pll_reg, pll->active, pll->on,
1646                       intel_crtc->base.base.id);
1647
1648         if (WARN_ON(pll->active == 0)) {
1649                 assert_pch_pll_disabled(dev_priv, pll, NULL);
1650                 return;
1651         }
1652
1653         if (--pll->active) {
1654                 assert_pch_pll_enabled(dev_priv, pll, NULL);
1655                 return;
1656         }
1657
1658         DRM_DEBUG_KMS("disabling PCH PLL %x\n", pll->pll_reg);
1659
1660         /* Make sure transcoder isn't still depending on us */
1661         assert_transcoder_disabled(dev_priv, intel_crtc->pipe);
1662
1663         reg = pll->pll_reg;
1664         val = I915_READ(reg);
1665         val &= ~DPLL_VCO_ENABLE;
1666         I915_WRITE(reg, val);
1667         POSTING_READ(reg);
1668         udelay(200);
1669
1670         pll->on = false;
1671 }
1672
1673 static void intel_enable_transcoder(struct drm_i915_private *dev_priv,
1674                                     enum pipe pipe)
1675 {
1676         int reg;
1677         u32 val, pipeconf_val;
1678         struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1679
1680         /* PCH only available on ILK+ */
1681         BUG_ON(dev_priv->info->gen < 5);
1682
1683         /* Make sure PCH DPLL is enabled */
1684         assert_pch_pll_enabled(dev_priv,
1685                                to_intel_crtc(crtc)->pch_pll,
1686                                to_intel_crtc(crtc));
1687
1688         /* FDI must be feeding us bits for PCH ports */
1689         assert_fdi_tx_enabled(dev_priv, pipe);
1690         assert_fdi_rx_enabled(dev_priv, pipe);
1691
1692         if (IS_HASWELL(dev_priv->dev) && pipe > 0) {
1693                 DRM_ERROR("Attempting to enable transcoder on Haswell with pipe > 0\n");
1694                 return;
1695         }
1696         reg = TRANSCONF(pipe);
1697         val = I915_READ(reg);
1698         pipeconf_val = I915_READ(PIPECONF(pipe));
1699
1700         if (HAS_PCH_IBX(dev_priv->dev)) {
1701                 /*
1702                  * make the BPC in transcoder be consistent with
1703                  * that in pipeconf reg.
1704                  */
1705                 val &= ~PIPE_BPC_MASK;
1706                 val |= pipeconf_val & PIPE_BPC_MASK;
1707         }
1708
1709         val &= ~TRANS_INTERLACE_MASK;
1710         if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
1711                 if (HAS_PCH_IBX(dev_priv->dev) &&
1712                     intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1713                         val |= TRANS_LEGACY_INTERLACED_ILK;
1714                 else
1715                         val |= TRANS_INTERLACED;
1716         else
1717                 val |= TRANS_PROGRESSIVE;
1718
1719         I915_WRITE(reg, val | TRANS_ENABLE);
1720         if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
1721                 DRM_ERROR("failed to enable transcoder %d\n", pipe);
1722 }
1723
1724 static void intel_disable_transcoder(struct drm_i915_private *dev_priv,
1725                                      enum pipe pipe)
1726 {
1727         int reg;
1728         u32 val;
1729
1730         /* FDI relies on the transcoder */
1731         assert_fdi_tx_disabled(dev_priv, pipe);
1732         assert_fdi_rx_disabled(dev_priv, pipe);
1733
1734         /* Ports must be off as well */
1735         assert_pch_ports_disabled(dev_priv, pipe);
1736
1737         reg = TRANSCONF(pipe);
1738         val = I915_READ(reg);
1739         val &= ~TRANS_ENABLE;
1740         I915_WRITE(reg, val);
1741         /* wait for PCH transcoder off, transcoder state */
1742         if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
1743                 DRM_ERROR("failed to disable transcoder %d\n", pipe);
1744 }
1745
1746 /**
1747  * intel_enable_pipe - enable a pipe, asserting requirements
1748  * @dev_priv: i915 private structure
1749  * @pipe: pipe to enable
1750  * @pch_port: on ILK+, is this pipe driving a PCH port or not
1751  *
1752  * Enable @pipe, making sure that various hardware specific requirements
1753  * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1754  *
1755  * @pipe should be %PIPE_A or %PIPE_B.
1756  *
1757  * Will wait until the pipe is actually running (i.e. first vblank) before
1758  * returning.
1759  */
1760 static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1761                               bool pch_port)
1762 {
1763         enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1764                                                                       pipe);
1765         int reg;
1766         u32 val;
1767
1768         /*
1769          * A pipe without a PLL won't actually be able to drive bits from
1770          * a plane.  On ILK+ the pipe PLLs are integrated, so we don't
1771          * need the check.
1772          */
1773         if (!HAS_PCH_SPLIT(dev_priv->dev))
1774                 assert_pll_enabled(dev_priv, pipe);
1775         else {
1776                 if (pch_port) {
1777                         /* if driving the PCH, we need FDI enabled */
1778                         assert_fdi_rx_pll_enabled(dev_priv, pipe);
1779                         assert_fdi_tx_pll_enabled(dev_priv, pipe);
1780                 }
1781                 /* FIXME: assert CPU port conditions for SNB+ */
1782         }
1783
1784         reg = PIPECONF(cpu_transcoder);
1785         val = I915_READ(reg);
1786         if (val & PIPECONF_ENABLE)
1787                 return;
1788
1789         I915_WRITE(reg, val | PIPECONF_ENABLE);
1790         intel_wait_for_vblank(dev_priv->dev, pipe);
1791 }
1792
1793 /**
1794  * intel_disable_pipe - disable a pipe, asserting requirements
1795  * @dev_priv: i915 private structure
1796  * @pipe: pipe to disable
1797  *
1798  * Disable @pipe, making sure that various hardware specific requirements
1799  * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1800  *
1801  * @pipe should be %PIPE_A or %PIPE_B.
1802  *
1803  * Will wait until the pipe has shut down before returning.
1804  */
1805 static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1806                                enum pipe pipe)
1807 {
1808         enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1809                                                                       pipe);
1810         int reg;
1811         u32 val;
1812
1813         /*
1814          * Make sure planes won't keep trying to pump pixels to us,
1815          * or we might hang the display.
1816          */
1817         assert_planes_disabled(dev_priv, pipe);
1818
1819         /* Don't disable pipe A or pipe A PLLs if needed */
1820         if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1821                 return;
1822
1823         reg = PIPECONF(cpu_transcoder);
1824         val = I915_READ(reg);
1825         if ((val & PIPECONF_ENABLE) == 0)
1826                 return;
1827
1828         I915_WRITE(reg, val & ~PIPECONF_ENABLE);
1829         intel_wait_for_pipe_off(dev_priv->dev, pipe);
1830 }
1831
1832 /*
1833  * Plane regs are double buffered, going from enabled->disabled needs a
1834  * trigger in order to latch.  The display address reg provides this.
1835  */
1836 void intel_flush_display_plane(struct drm_i915_private *dev_priv,
1837                                       enum plane plane)
1838 {
1839         I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
1840         I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
1841 }
1842
1843 /**
1844  * intel_enable_plane - enable a display plane on a given pipe
1845  * @dev_priv: i915 private structure
1846  * @plane: plane to enable
1847  * @pipe: pipe being fed
1848  *
1849  * Enable @plane on @pipe, making sure that @pipe is running first.
1850  */
1851 static void intel_enable_plane(struct drm_i915_private *dev_priv,
1852                                enum plane plane, enum pipe pipe)
1853 {
1854         int reg;
1855         u32 val;
1856
1857         /* If the pipe isn't enabled, we can't pump pixels and may hang */
1858         assert_pipe_enabled(dev_priv, pipe);
1859
1860         reg = DSPCNTR(plane);
1861         val = I915_READ(reg);
1862         if (val & DISPLAY_PLANE_ENABLE)
1863                 return;
1864
1865         I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
1866         intel_flush_display_plane(dev_priv, plane);
1867         intel_wait_for_vblank(dev_priv->dev, pipe);
1868 }
1869
1870 /**
1871  * intel_disable_plane - disable a display plane
1872  * @dev_priv: i915 private structure
1873  * @plane: plane to disable
1874  * @pipe: pipe consuming the data
1875  *
1876  * Disable @plane; should be an independent operation.
1877  */
1878 static void intel_disable_plane(struct drm_i915_private *dev_priv,
1879                                 enum plane plane, enum pipe pipe)
1880 {
1881         int reg;
1882         u32 val;
1883
1884         reg = DSPCNTR(plane);
1885         val = I915_READ(reg);
1886         if ((val & DISPLAY_PLANE_ENABLE) == 0)
1887                 return;
1888
1889         I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
1890         intel_flush_display_plane(dev_priv, plane);
1891         intel_wait_for_vblank(dev_priv->dev, pipe);
1892 }
1893
1894 int
1895 intel_pin_and_fence_fb_obj(struct drm_device *dev,
1896                            struct drm_i915_gem_object *obj,
1897                            struct intel_ring_buffer *pipelined)
1898 {
1899         struct drm_i915_private *dev_priv = dev->dev_private;
1900         u32 alignment;
1901         int ret;
1902
1903         switch (obj->tiling_mode) {
1904         case I915_TILING_NONE:
1905                 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1906                         alignment = 128 * 1024;
1907                 else if (INTEL_INFO(dev)->gen >= 4)
1908                         alignment = 4 * 1024;
1909                 else
1910                         alignment = 64 * 1024;
1911                 break;
1912         case I915_TILING_X:
1913                 /* pin() will align the object as required by fence */
1914                 alignment = 0;
1915                 break;
1916         case I915_TILING_Y:
1917                 /* FIXME: Is this true? */
1918                 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
1919                 return -EINVAL;
1920         default:
1921                 BUG();
1922         }
1923
1924         dev_priv->mm.interruptible = false;
1925         ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
1926         if (ret)
1927                 goto err_interruptible;
1928
1929         /* Install a fence for tiled scan-out. Pre-i965 always needs a
1930          * fence, whereas 965+ only requires a fence if using
1931          * framebuffer compression.  For simplicity, we always install
1932          * a fence as the cost is not that onerous.
1933          */
1934         ret = i915_gem_object_get_fence(obj);
1935         if (ret)
1936                 goto err_unpin;
1937
1938         i915_gem_object_pin_fence(obj);
1939
1940         dev_priv->mm.interruptible = true;
1941         return 0;
1942
1943 err_unpin:
1944         i915_gem_object_unpin(obj);
1945 err_interruptible:
1946         dev_priv->mm.interruptible = true;
1947         return ret;
1948 }
1949
1950 void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
1951 {
1952         i915_gem_object_unpin_fence(obj);
1953         i915_gem_object_unpin(obj);
1954 }
1955
1956 /* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
1957  * is assumed to be a power-of-two. */
1958 static unsigned long gen4_compute_dspaddr_offset_xtiled(int *x, int *y,
1959                                                         unsigned int bpp,
1960                                                         unsigned int pitch)
1961 {
1962         int tile_rows, tiles;
1963
1964         tile_rows = *y / 8;
1965         *y %= 8;
1966         tiles = *x / (512/bpp);
1967         *x %= 512/bpp;
1968
1969         return tile_rows * pitch * 8 + tiles * 4096;
1970 }
1971
1972 static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1973                              int x, int y)
1974 {
1975         struct drm_device *dev = crtc->dev;
1976         struct drm_i915_private *dev_priv = dev->dev_private;
1977         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1978         struct intel_framebuffer *intel_fb;
1979         struct drm_i915_gem_object *obj;
1980         int plane = intel_crtc->plane;
1981         unsigned long linear_offset;
1982         u32 dspcntr;
1983         u32 reg;
1984
1985         switch (plane) {
1986         case 0:
1987         case 1:
1988                 break;
1989         default:
1990                 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
1991                 return -EINVAL;
1992         }
1993
1994         intel_fb = to_intel_framebuffer(fb);
1995         obj = intel_fb->obj;
1996
1997         reg = DSPCNTR(plane);
1998         dspcntr = I915_READ(reg);
1999         /* Mask out pixel format bits in case we change it */
2000         dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
2001         switch (fb->bits_per_pixel) {
2002         case 8:
2003                 dspcntr |= DISPPLANE_8BPP;
2004                 break;
2005         case 16:
2006                 if (fb->depth == 15)
2007                         dspcntr |= DISPPLANE_15_16BPP;
2008                 else
2009                         dspcntr |= DISPPLANE_16BPP;
2010                 break;
2011         case 24:
2012         case 32:
2013                 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
2014                 break;
2015         default:
2016                 DRM_ERROR("Unknown color depth %d\n", fb->bits_per_pixel);
2017                 return -EINVAL;
2018         }
2019         if (INTEL_INFO(dev)->gen >= 4) {
2020                 if (obj->tiling_mode != I915_TILING_NONE)
2021                         dspcntr |= DISPPLANE_TILED;
2022                 else
2023                         dspcntr &= ~DISPPLANE_TILED;
2024         }
2025
2026         I915_WRITE(reg, dspcntr);
2027
2028         linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
2029
2030         if (INTEL_INFO(dev)->gen >= 4) {
2031                 intel_crtc->dspaddr_offset =
2032                         gen4_compute_dspaddr_offset_xtiled(&x, &y,
2033                                                            fb->bits_per_pixel / 8,
2034                                                            fb->pitches[0]);
2035                 linear_offset -= intel_crtc->dspaddr_offset;
2036         } else {
2037                 intel_crtc->dspaddr_offset = linear_offset;
2038         }
2039
2040         DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
2041                       obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
2042         I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
2043         if (INTEL_INFO(dev)->gen >= 4) {
2044                 I915_MODIFY_DISPBASE(DSPSURF(plane),
2045                                      obj->gtt_offset + intel_crtc->dspaddr_offset);
2046                 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2047                 I915_WRITE(DSPLINOFF(plane), linear_offset);
2048         } else
2049                 I915_WRITE(DSPADDR(plane), obj->gtt_offset + linear_offset);
2050         POSTING_READ(reg);
2051
2052         return 0;
2053 }
2054
2055 static int ironlake_update_plane(struct drm_crtc *crtc,
2056                                  struct drm_framebuffer *fb, int x, int y)
2057 {
2058         struct drm_device *dev = crtc->dev;
2059         struct drm_i915_private *dev_priv = dev->dev_private;
2060         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2061         struct intel_framebuffer *intel_fb;
2062         struct drm_i915_gem_object *obj;
2063         int plane = intel_crtc->plane;
2064         unsigned long linear_offset;
2065         u32 dspcntr;
2066         u32 reg;
2067
2068         switch (plane) {
2069         case 0:
2070         case 1:
2071         case 2:
2072                 break;
2073         default:
2074                 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
2075                 return -EINVAL;
2076         }
2077
2078         intel_fb = to_intel_framebuffer(fb);
2079         obj = intel_fb->obj;
2080
2081         reg = DSPCNTR(plane);
2082         dspcntr = I915_READ(reg);
2083         /* Mask out pixel format bits in case we change it */
2084         dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
2085         switch (fb->bits_per_pixel) {
2086         case 8:
2087                 dspcntr |= DISPPLANE_8BPP;
2088                 break;
2089         case 16:
2090                 if (fb->depth != 16)
2091                         return -EINVAL;
2092
2093                 dspcntr |= DISPPLANE_16BPP;
2094                 break;
2095         case 24:
2096         case 32:
2097                 if (fb->depth == 24)
2098                         dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
2099                 else if (fb->depth == 30)
2100                         dspcntr |= DISPPLANE_32BPP_30BIT_NO_ALPHA;
2101                 else
2102                         return -EINVAL;
2103                 break;
2104         default:
2105                 DRM_ERROR("Unknown color depth %d\n", fb->bits_per_pixel);
2106                 return -EINVAL;
2107         }
2108
2109         if (obj->tiling_mode != I915_TILING_NONE)
2110                 dspcntr |= DISPPLANE_TILED;
2111         else
2112                 dspcntr &= ~DISPPLANE_TILED;
2113
2114         /* must disable */
2115         dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2116
2117         I915_WRITE(reg, dspcntr);
2118
2119         linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
2120         intel_crtc->dspaddr_offset =
2121                 gen4_compute_dspaddr_offset_xtiled(&x, &y,
2122                                                    fb->bits_per_pixel / 8,
2123                                                    fb->pitches[0]);
2124         linear_offset -= intel_crtc->dspaddr_offset;
2125
2126         DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
2127                       obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
2128         I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
2129         I915_MODIFY_DISPBASE(DSPSURF(plane),
2130                              obj->gtt_offset + intel_crtc->dspaddr_offset);
2131         I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2132         I915_WRITE(DSPLINOFF(plane), linear_offset);
2133         POSTING_READ(reg);
2134
2135         return 0;
2136 }
2137
2138 /* Assume fb object is pinned & idle & fenced and just update base pointers */
2139 static int
2140 intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2141                            int x, int y, enum mode_set_atomic state)
2142 {
2143         struct drm_device *dev = crtc->dev;
2144         struct drm_i915_private *dev_priv = dev->dev_private;
2145
2146         if (dev_priv->display.disable_fbc)
2147                 dev_priv->display.disable_fbc(dev);
2148         intel_increase_pllclock(crtc);
2149
2150         return dev_priv->display.update_plane(crtc, fb, x, y);
2151 }
2152
2153 static int
2154 intel_finish_fb(struct drm_framebuffer *old_fb)
2155 {
2156         struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2157         struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2158         bool was_interruptible = dev_priv->mm.interruptible;
2159         int ret;
2160
2161         wait_event(dev_priv->pending_flip_queue,
2162                    atomic_read(&dev_priv->mm.wedged) ||
2163                    atomic_read(&obj->pending_flip) == 0);
2164
2165         /* Big Hammer, we also need to ensure that any pending
2166          * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2167          * current scanout is retired before unpinning the old
2168          * framebuffer.
2169          *
2170          * This should only fail upon a hung GPU, in which case we
2171          * can safely continue.
2172          */
2173         dev_priv->mm.interruptible = false;
2174         ret = i915_gem_object_finish_gpu(obj);
2175         dev_priv->mm.interruptible = was_interruptible;
2176
2177         return ret;
2178 }
2179
2180 static int
2181 intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
2182                     struct drm_framebuffer *fb)
2183 {
2184         struct drm_device *dev = crtc->dev;
2185         struct drm_i915_private *dev_priv = dev->dev_private;
2186         struct drm_i915_master_private *master_priv;
2187         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2188         struct drm_framebuffer *old_fb;
2189         int ret;
2190
2191         /* no fb bound */
2192         if (!fb) {
2193                 DRM_ERROR("No FB bound\n");
2194                 return 0;
2195         }
2196
2197         if(intel_crtc->plane > dev_priv->num_pipe) {
2198                 DRM_ERROR("no plane for crtc: plane %d, num_pipes %d\n",
2199                                 intel_crtc->plane,
2200                                 dev_priv->num_pipe);
2201                 return -EINVAL;
2202         }
2203
2204         mutex_lock(&dev->struct_mutex);
2205         ret = intel_pin_and_fence_fb_obj(dev,
2206                                          to_intel_framebuffer(fb)->obj,
2207                                          NULL);
2208         if (ret != 0) {
2209                 mutex_unlock(&dev->struct_mutex);
2210                 DRM_ERROR("pin & fence failed\n");
2211                 return ret;
2212         }
2213
2214         if (crtc->fb)
2215                 intel_finish_fb(crtc->fb);
2216
2217         ret = dev_priv->display.update_plane(crtc, fb, x, y);
2218         if (ret) {
2219                 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
2220                 mutex_unlock(&dev->struct_mutex);
2221                 DRM_ERROR("failed to update base address\n");
2222                 return ret;
2223         }
2224
2225         old_fb = crtc->fb;
2226         crtc->fb = fb;
2227         crtc->x = x;
2228         crtc->y = y;
2229
2230         if (old_fb) {
2231                 intel_wait_for_vblank(dev, intel_crtc->pipe);
2232                 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
2233         }
2234
2235         intel_update_fbc(dev);
2236         mutex_unlock(&dev->struct_mutex);
2237
2238         if (!dev->primary->master)
2239                 return 0;
2240
2241         master_priv = dev->primary->master->driver_priv;
2242         if (!master_priv->sarea_priv)
2243                 return 0;
2244
2245         if (intel_crtc->pipe) {
2246                 master_priv->sarea_priv->pipeB_x = x;
2247                 master_priv->sarea_priv->pipeB_y = y;
2248         } else {
2249                 master_priv->sarea_priv->pipeA_x = x;
2250                 master_priv->sarea_priv->pipeA_y = y;
2251         }
2252
2253         return 0;
2254 }
2255
2256 static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
2257 {
2258         struct drm_device *dev = crtc->dev;
2259         struct drm_i915_private *dev_priv = dev->dev_private;
2260         u32 dpa_ctl;
2261
2262         DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
2263         dpa_ctl = I915_READ(DP_A);
2264         dpa_ctl &= ~DP_PLL_FREQ_MASK;
2265
2266         if (clock < 200000) {
2267                 u32 temp;
2268                 dpa_ctl |= DP_PLL_FREQ_160MHZ;
2269                 /* workaround for 160Mhz:
2270                    1) program 0x4600c bits 15:0 = 0x8124
2271                    2) program 0x46010 bit 0 = 1
2272                    3) program 0x46034 bit 24 = 1
2273                    4) program 0x64000 bit 14 = 1
2274                    */
2275                 temp = I915_READ(0x4600c);
2276                 temp &= 0xffff0000;
2277                 I915_WRITE(0x4600c, temp | 0x8124);
2278
2279                 temp = I915_READ(0x46010);
2280                 I915_WRITE(0x46010, temp | 1);
2281
2282                 temp = I915_READ(0x46034);
2283                 I915_WRITE(0x46034, temp | (1 << 24));
2284         } else {
2285                 dpa_ctl |= DP_PLL_FREQ_270MHZ;
2286         }
2287         I915_WRITE(DP_A, dpa_ctl);
2288
2289         POSTING_READ(DP_A);
2290         udelay(500);
2291 }
2292
2293 static void intel_fdi_normal_train(struct drm_crtc *crtc)
2294 {
2295         struct drm_device *dev = crtc->dev;
2296         struct drm_i915_private *dev_priv = dev->dev_private;
2297         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2298         int pipe = intel_crtc->pipe;
2299         u32 reg, temp;
2300
2301         /* enable normal train */
2302         reg = FDI_TX_CTL(pipe);
2303         temp = I915_READ(reg);
2304         if (IS_IVYBRIDGE(dev)) {
2305                 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2306                 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
2307         } else {
2308                 temp &= ~FDI_LINK_TRAIN_NONE;
2309                 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
2310         }
2311         I915_WRITE(reg, temp);
2312
2313         reg = FDI_RX_CTL(pipe);
2314         temp = I915_READ(reg);
2315         if (HAS_PCH_CPT(dev)) {
2316                 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2317                 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2318         } else {
2319                 temp &= ~FDI_LINK_TRAIN_NONE;
2320                 temp |= FDI_LINK_TRAIN_NONE;
2321         }
2322         I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2323
2324         /* wait one idle pattern time */
2325         POSTING_READ(reg);
2326         udelay(1000);
2327
2328         /* IVB wants error correction enabled */
2329         if (IS_IVYBRIDGE(dev))
2330                 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2331                            FDI_FE_ERRC_ENABLE);
2332 }
2333
2334 static void cpt_phase_pointer_enable(struct drm_device *dev, int pipe)
2335 {
2336         struct drm_i915_private *dev_priv = dev->dev_private;
2337         u32 flags = I915_READ(SOUTH_CHICKEN1);
2338
2339         flags |= FDI_PHASE_SYNC_OVR(pipe);
2340         I915_WRITE(SOUTH_CHICKEN1, flags); /* once to unlock... */
2341         flags |= FDI_PHASE_SYNC_EN(pipe);
2342         I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to enable */
2343         POSTING_READ(SOUTH_CHICKEN1);
2344 }
2345
2346 /* The FDI link training functions for ILK/Ibexpeak. */
2347 static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2348 {
2349         struct drm_device *dev = crtc->dev;
2350         struct drm_i915_private *dev_priv = dev->dev_private;
2351         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2352         int pipe = intel_crtc->pipe;
2353         int plane = intel_crtc->plane;
2354         u32 reg, temp, tries;
2355
2356         /* FDI needs bits from pipe & plane first */
2357         assert_pipe_enabled(dev_priv, pipe);
2358         assert_plane_enabled(dev_priv, plane);
2359
2360         /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2361            for train result */
2362         reg = FDI_RX_IMR(pipe);
2363         temp = I915_READ(reg);
2364         temp &= ~FDI_RX_SYMBOL_LOCK;
2365         temp &= ~FDI_RX_BIT_LOCK;
2366         I915_WRITE(reg, temp);
2367         I915_READ(reg);
2368         udelay(150);
2369
2370         /* enable CPU FDI TX and PCH FDI RX */
2371         reg = FDI_TX_CTL(pipe);
2372         temp = I915_READ(reg);
2373         temp &= ~(7 << 19);
2374         temp |= (intel_crtc->fdi_lanes - 1) << 19;
2375         temp &= ~FDI_LINK_TRAIN_NONE;
2376         temp |= FDI_LINK_TRAIN_PATTERN_1;
2377         I915_WRITE(reg, temp | FDI_TX_ENABLE);
2378
2379         reg = FDI_RX_CTL(pipe);
2380         temp = I915_READ(reg);
2381         temp &= ~FDI_LINK_TRAIN_NONE;
2382         temp |= FDI_LINK_TRAIN_PATTERN_1;
2383         I915_WRITE(reg, temp | FDI_RX_ENABLE);
2384
2385         POSTING_READ(reg);
2386         udelay(150);
2387
2388         /* Ironlake workaround, enable clock pointer after FDI enable*/
2389         if (HAS_PCH_IBX(dev)) {
2390                 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2391                 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2392                            FDI_RX_PHASE_SYNC_POINTER_EN);
2393         }
2394
2395         reg = FDI_RX_IIR(pipe);
2396         for (tries = 0; tries < 5; tries++) {
2397                 temp = I915_READ(reg);
2398                 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2399
2400                 if ((temp & FDI_RX_BIT_LOCK)) {
2401                         DRM_DEBUG_KMS("FDI train 1 done.\n");
2402                         I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2403                         break;
2404                 }
2405         }
2406         if (tries == 5)
2407                 DRM_ERROR("FDI train 1 fail!\n");
2408
2409         /* Train 2 */
2410         reg = FDI_TX_CTL(pipe);
2411         temp = I915_READ(reg);
2412         temp &= ~FDI_LINK_TRAIN_NONE;
2413         temp |= FDI_LINK_TRAIN_PATTERN_2;
2414         I915_WRITE(reg, temp);
2415
2416         reg = FDI_RX_CTL(pipe);
2417         temp = I915_READ(reg);
2418         temp &= ~FDI_LINK_TRAIN_NONE;
2419         temp |= FDI_LINK_TRAIN_PATTERN_2;
2420         I915_WRITE(reg, temp);
2421
2422         POSTING_READ(reg);
2423         udelay(150);
2424
2425         reg = FDI_RX_IIR(pipe);
2426         for (tries = 0; tries < 5; tries++) {
2427                 temp = I915_READ(reg);
2428                 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2429
2430                 if (temp & FDI_RX_SYMBOL_LOCK) {
2431                         I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2432                         DRM_DEBUG_KMS("FDI train 2 done.\n");
2433                         break;
2434                 }
2435         }
2436         if (tries == 5)
2437                 DRM_ERROR("FDI train 2 fail!\n");
2438
2439         DRM_DEBUG_KMS("FDI train done\n");
2440
2441 }
2442
2443 static const int snb_b_fdi_train_param[] = {
2444         FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2445         FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2446         FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2447         FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2448 };
2449
2450 /* The FDI link training functions for SNB/Cougarpoint. */
2451 static void gen6_fdi_link_train(struct drm_crtc *crtc)
2452 {
2453         struct drm_device *dev = crtc->dev;
2454         struct drm_i915_private *dev_priv = dev->dev_private;
2455         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2456         int pipe = intel_crtc->pipe;
2457         u32 reg, temp, i, retry;
2458
2459         /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2460            for train result */
2461         reg = FDI_RX_IMR(pipe);
2462         temp = I915_READ(reg);
2463         temp &= ~FDI_RX_SYMBOL_LOCK;
2464         temp &= ~FDI_RX_BIT_LOCK;
2465         I915_WRITE(reg, temp);
2466
2467         POSTING_READ(reg);
2468         udelay(150);
2469
2470         /* enable CPU FDI TX and PCH FDI RX */
2471         reg = FDI_TX_CTL(pipe);
2472         temp = I915_READ(reg);
2473         temp &= ~(7 << 19);
2474         temp |= (intel_crtc->fdi_lanes - 1) << 19;
2475         temp &= ~FDI_LINK_TRAIN_NONE;
2476         temp |= FDI_LINK_TRAIN_PATTERN_1;
2477         temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2478         /* SNB-B */
2479         temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2480         I915_WRITE(reg, temp | FDI_TX_ENABLE);
2481
2482         reg = FDI_RX_CTL(pipe);
2483         temp = I915_READ(reg);
2484         if (HAS_PCH_CPT(dev)) {
2485                 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2486                 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2487         } else {
2488                 temp &= ~FDI_LINK_TRAIN_NONE;
2489                 temp |= FDI_LINK_TRAIN_PATTERN_1;
2490         }
2491         I915_WRITE(reg, temp | FDI_RX_ENABLE);
2492
2493         POSTING_READ(reg);
2494         udelay(150);
2495
2496         if (HAS_PCH_CPT(dev))
2497                 cpt_phase_pointer_enable(dev, pipe);
2498
2499         for (i = 0; i < 4; i++) {
2500                 reg = FDI_TX_CTL(pipe);
2501                 temp = I915_READ(reg);
2502                 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2503                 temp |= snb_b_fdi_train_param[i];
2504                 I915_WRITE(reg, temp);
2505
2506                 POSTING_READ(reg);
2507                 udelay(500);
2508
2509                 for (retry = 0; retry < 5; retry++) {
2510                         reg = FDI_RX_IIR(pipe);
2511                         temp = I915_READ(reg);
2512                         DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2513                         if (temp & FDI_RX_BIT_LOCK) {
2514                                 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2515                                 DRM_DEBUG_KMS("FDI train 1 done.\n");
2516                                 break;
2517                         }
2518                         udelay(50);
2519                 }
2520                 if (retry < 5)
2521                         break;
2522         }
2523         if (i == 4)
2524                 DRM_ERROR("FDI train 1 fail!\n");
2525
2526         /* Train 2 */
2527         reg = FDI_TX_CTL(pipe);
2528         temp = I915_READ(reg);
2529         temp &= ~FDI_LINK_TRAIN_NONE;
2530         temp |= FDI_LINK_TRAIN_PATTERN_2;
2531         if (IS_GEN6(dev)) {
2532                 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2533                 /* SNB-B */
2534                 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2535         }
2536         I915_WRITE(reg, temp);
2537
2538         reg = FDI_RX_CTL(pipe);
2539         temp = I915_READ(reg);
2540         if (HAS_PCH_CPT(dev)) {
2541                 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2542                 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2543         } else {
2544                 temp &= ~FDI_LINK_TRAIN_NONE;
2545                 temp |= FDI_LINK_TRAIN_PATTERN_2;
2546         }
2547         I915_WRITE(reg, temp);
2548
2549         POSTING_READ(reg);
2550         udelay(150);
2551
2552         for (i = 0; i < 4; i++) {
2553                 reg = FDI_TX_CTL(pipe);
2554                 temp = I915_READ(reg);
2555                 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2556                 temp |= snb_b_fdi_train_param[i];
2557                 I915_WRITE(reg, temp);
2558
2559                 POSTING_READ(reg);
2560                 udelay(500);
2561
2562                 for (retry = 0; retry < 5; retry++) {
2563                         reg = FDI_RX_IIR(pipe);
2564                         temp = I915_READ(reg);
2565                         DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2566                         if (temp & FDI_RX_SYMBOL_LOCK) {
2567                                 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2568                                 DRM_DEBUG_KMS("FDI train 2 done.\n");
2569                                 break;
2570                         }
2571                         udelay(50);
2572                 }
2573                 if (retry < 5)
2574                         break;
2575         }
2576         if (i == 4)
2577                 DRM_ERROR("FDI train 2 fail!\n");
2578
2579         DRM_DEBUG_KMS("FDI train done.\n");
2580 }
2581
2582 /* Manual link training for Ivy Bridge A0 parts */
2583 static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2584 {
2585         struct drm_device *dev = crtc->dev;
2586         struct drm_i915_private *dev_priv = dev->dev_private;
2587         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2588         int pipe = intel_crtc->pipe;
2589         u32 reg, temp, i;
2590
2591         /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2592            for train result */
2593         reg = FDI_RX_IMR(pipe);
2594         temp = I915_READ(reg);
2595         temp &= ~FDI_RX_SYMBOL_LOCK;
2596         temp &= ~FDI_RX_BIT_LOCK;
2597         I915_WRITE(reg, temp);
2598
2599         POSTING_READ(reg);
2600         udelay(150);
2601
2602         /* enable CPU FDI TX and PCH FDI RX */
2603         reg = FDI_TX_CTL(pipe);
2604         temp = I915_READ(reg);
2605         temp &= ~(7 << 19);
2606         temp |= (intel_crtc->fdi_lanes - 1) << 19;
2607         temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2608         temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
2609         temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2610         temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2611         temp |= FDI_COMPOSITE_SYNC;
2612         I915_WRITE(reg, temp | FDI_TX_ENABLE);
2613
2614         reg = FDI_RX_CTL(pipe);
2615         temp = I915_READ(reg);
2616         temp &= ~FDI_LINK_TRAIN_AUTO;
2617         temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2618         temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2619         temp |= FDI_COMPOSITE_SYNC;
2620         I915_WRITE(reg, temp | FDI_RX_ENABLE);
2621
2622         POSTING_READ(reg);
2623         udelay(150);
2624
2625         if (HAS_PCH_CPT(dev))
2626                 cpt_phase_pointer_enable(dev, pipe);
2627
2628         for (i = 0; i < 4; i++) {
2629                 reg = FDI_TX_CTL(pipe);
2630                 temp = I915_READ(reg);
2631                 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2632                 temp |= snb_b_fdi_train_param[i];
2633                 I915_WRITE(reg, temp);
2634
2635                 POSTING_READ(reg);
2636                 udelay(500);
2637
2638                 reg = FDI_RX_IIR(pipe);
2639                 temp = I915_READ(reg);
2640                 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2641
2642                 if (temp & FDI_RX_BIT_LOCK ||
2643                     (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2644                         I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2645                         DRM_DEBUG_KMS("FDI train 1 done.\n");
2646                         break;
2647                 }
2648         }
2649         if (i == 4)
2650                 DRM_ERROR("FDI train 1 fail!\n");
2651
2652         /* Train 2 */
2653         reg = FDI_TX_CTL(pipe);
2654         temp = I915_READ(reg);
2655         temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2656         temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2657         temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2658         temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2659         I915_WRITE(reg, temp);
2660
2661         reg = FDI_RX_CTL(pipe);
2662         temp = I915_READ(reg);
2663         temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2664         temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2665         I915_WRITE(reg, temp);
2666
2667         POSTING_READ(reg);
2668         udelay(150);
2669
2670         for (i = 0; i < 4; i++) {
2671                 reg = FDI_TX_CTL(pipe);
2672                 temp = I915_READ(reg);
2673                 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2674                 temp |= snb_b_fdi_train_param[i];
2675                 I915_WRITE(reg, temp);
2676
2677                 POSTING_READ(reg);
2678                 udelay(500);
2679
2680                 reg = FDI_RX_IIR(pipe);
2681                 temp = I915_READ(reg);
2682                 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2683
2684                 if (temp & FDI_RX_SYMBOL_LOCK) {
2685                         I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2686                         DRM_DEBUG_KMS("FDI train 2 done.\n");
2687                         break;
2688                 }
2689         }
2690         if (i == 4)
2691                 DRM_ERROR("FDI train 2 fail!\n");
2692
2693         DRM_DEBUG_KMS("FDI train done.\n");
2694 }
2695
2696 static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
2697 {
2698         struct drm_device *dev = intel_crtc->base.dev;
2699         struct drm_i915_private *dev_priv = dev->dev_private;
2700         int pipe = intel_crtc->pipe;
2701         u32 reg, temp;
2702
2703         /* Write the TU size bits so error detection works */
2704         I915_WRITE(FDI_RX_TUSIZE1(pipe),
2705                    I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
2706
2707         /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
2708         reg = FDI_RX_CTL(pipe);
2709         temp = I915_READ(reg);
2710         temp &= ~((0x7 << 19) | (0x7 << 16));
2711         temp |= (intel_crtc->fdi_lanes - 1) << 19;
2712         temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2713         I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2714
2715         POSTING_READ(reg);
2716         udelay(200);
2717
2718         /* Switch from Rawclk to PCDclk */
2719         temp = I915_READ(reg);
2720         I915_WRITE(reg, temp | FDI_PCDCLK);
2721
2722         POSTING_READ(reg);
2723         udelay(200);
2724
2725         /* On Haswell, the PLL configuration for ports and pipes is handled
2726          * separately, as part of DDI setup */
2727         if (!IS_HASWELL(dev)) {
2728                 /* Enable CPU FDI TX PLL, always on for Ironlake */
2729                 reg = FDI_TX_CTL(pipe);
2730                 temp = I915_READ(reg);
2731                 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2732                         I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
2733
2734                         POSTING_READ(reg);
2735                         udelay(100);
2736                 }
2737         }
2738 }
2739
2740 static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2741 {
2742         struct drm_device *dev = intel_crtc->base.dev;
2743         struct drm_i915_private *dev_priv = dev->dev_private;
2744         int pipe = intel_crtc->pipe;
2745         u32 reg, temp;
2746
2747         /* Switch from PCDclk to Rawclk */
2748         reg = FDI_RX_CTL(pipe);
2749         temp = I915_READ(reg);
2750         I915_WRITE(reg, temp & ~FDI_PCDCLK);
2751
2752         /* Disable CPU FDI TX PLL */
2753         reg = FDI_TX_CTL(pipe);
2754         temp = I915_READ(reg);
2755         I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2756
2757         POSTING_READ(reg);
2758         udelay(100);
2759
2760         reg = FDI_RX_CTL(pipe);
2761         temp = I915_READ(reg);
2762         I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2763
2764         /* Wait for the clocks to turn off. */
2765         POSTING_READ(reg);
2766         udelay(100);
2767 }
2768
2769 static void cpt_phase_pointer_disable(struct drm_device *dev, int pipe)
2770 {
2771         struct drm_i915_private *dev_priv = dev->dev_private;
2772         u32 flags = I915_READ(SOUTH_CHICKEN1);
2773
2774         flags &= ~(FDI_PHASE_SYNC_EN(pipe));
2775         I915_WRITE(SOUTH_CHICKEN1, flags); /* once to disable... */
2776         flags &= ~(FDI_PHASE_SYNC_OVR(pipe));
2777         I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to lock */
2778         POSTING_READ(SOUTH_CHICKEN1);
2779 }
2780 static void ironlake_fdi_disable(struct drm_crtc *crtc)
2781 {
2782         struct drm_device *dev = crtc->dev;
2783         struct drm_i915_private *dev_priv = dev->dev_private;
2784         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2785         int pipe = intel_crtc->pipe;
2786         u32 reg, temp;
2787
2788         /* disable CPU FDI tx and PCH FDI rx */
2789         reg = FDI_TX_CTL(pipe);
2790         temp = I915_READ(reg);
2791         I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2792         POSTING_READ(reg);
2793
2794         reg = FDI_RX_CTL(pipe);
2795         temp = I915_READ(reg);
2796         temp &= ~(0x7 << 16);
2797         temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2798         I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2799
2800         POSTING_READ(reg);
2801         udelay(100);
2802
2803         /* Ironlake workaround, disable clock pointer after downing FDI */
2804         if (HAS_PCH_IBX(dev)) {
2805                 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2806                 I915_WRITE(FDI_RX_CHICKEN(pipe),
2807                            I915_READ(FDI_RX_CHICKEN(pipe) &
2808                                      ~FDI_RX_PHASE_SYNC_POINTER_EN));
2809         } else if (HAS_PCH_CPT(dev)) {
2810                 cpt_phase_pointer_disable(dev, pipe);
2811         }
2812
2813         /* still set train pattern 1 */
2814         reg = FDI_TX_CTL(pipe);
2815         temp = I915_READ(reg);
2816         temp &= ~FDI_LINK_TRAIN_NONE;
2817         temp |= FDI_LINK_TRAIN_PATTERN_1;
2818         I915_WRITE(reg, temp);
2819
2820         reg = FDI_RX_CTL(pipe);
2821         temp = I915_READ(reg);
2822         if (HAS_PCH_CPT(dev)) {
2823                 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2824                 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2825         } else {
2826                 temp &= ~FDI_LINK_TRAIN_NONE;
2827                 temp |= FDI_LINK_TRAIN_PATTERN_1;
2828         }
2829         /* BPC in FDI rx is consistent with that in PIPECONF */
2830         temp &= ~(0x07 << 16);
2831         temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2832         I915_WRITE(reg, temp);
2833
2834         POSTING_READ(reg);
2835         udelay(100);
2836 }
2837
2838 static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2839 {
2840         struct drm_device *dev = crtc->dev;
2841         struct drm_i915_private *dev_priv = dev->dev_private;
2842         unsigned long flags;
2843         bool pending;
2844
2845         if (atomic_read(&dev_priv->mm.wedged))
2846                 return false;
2847
2848         spin_lock_irqsave(&dev->event_lock, flags);
2849         pending = to_intel_crtc(crtc)->unpin_work != NULL;
2850         spin_unlock_irqrestore(&dev->event_lock, flags);
2851
2852         return pending;
2853 }
2854
2855 static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2856 {
2857         struct drm_device *dev = crtc->dev;
2858         struct drm_i915_private *dev_priv = dev->dev_private;
2859
2860         if (crtc->fb == NULL)
2861                 return;
2862
2863         wait_event(dev_priv->pending_flip_queue,
2864                    !intel_crtc_has_pending_flip(crtc));
2865
2866         mutex_lock(&dev->struct_mutex);
2867         intel_finish_fb(crtc->fb);
2868         mutex_unlock(&dev->struct_mutex);
2869 }
2870
2871 static bool ironlake_crtc_driving_pch(struct drm_crtc *crtc)
2872 {
2873         struct drm_device *dev = crtc->dev;
2874         struct intel_encoder *intel_encoder;
2875
2876         /*
2877          * If there's a non-PCH eDP on this crtc, it must be DP_A, and that
2878          * must be driven by its own crtc; no sharing is possible.
2879          */
2880         for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
2881                 switch (intel_encoder->type) {
2882                 case INTEL_OUTPUT_EDP:
2883                         if (!intel_encoder_is_pch_edp(&intel_encoder->base))
2884                                 return false;
2885                         continue;
2886                 }
2887         }
2888
2889         return true;
2890 }
2891
2892 static bool haswell_crtc_driving_pch(struct drm_crtc *crtc)
2893 {
2894         return intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG);
2895 }
2896
2897 /* Program iCLKIP clock to the desired frequency */
2898 static void lpt_program_iclkip(struct drm_crtc *crtc)
2899 {
2900         struct drm_device *dev = crtc->dev;
2901         struct drm_i915_private *dev_priv = dev->dev_private;
2902         u32 divsel, phaseinc, auxdiv, phasedir = 0;
2903         u32 temp;
2904
2905         /* It is necessary to ungate the pixclk gate prior to programming
2906          * the divisors, and gate it back when it is done.
2907          */
2908         I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
2909
2910         /* Disable SSCCTL */
2911         intel_sbi_write(dev_priv, SBI_SSCCTL6,
2912                                 intel_sbi_read(dev_priv, SBI_SSCCTL6) |
2913                                         SBI_SSCCTL_DISABLE);
2914
2915         /* 20MHz is a corner case which is out of range for the 7-bit divisor */
2916         if (crtc->mode.clock == 20000) {
2917                 auxdiv = 1;
2918                 divsel = 0x41;
2919                 phaseinc = 0x20;
2920         } else {
2921                 /* The iCLK virtual clock root frequency is in MHz,
2922                  * but the crtc->mode.clock in in KHz. To get the divisors,
2923                  * it is necessary to divide one by another, so we
2924                  * convert the virtual clock precision to KHz here for higher
2925                  * precision.
2926                  */
2927                 u32 iclk_virtual_root_freq = 172800 * 1000;
2928                 u32 iclk_pi_range = 64;
2929                 u32 desired_divisor, msb_divisor_value, pi_value;
2930
2931                 desired_divisor = (iclk_virtual_root_freq / crtc->mode.clock);
2932                 msb_divisor_value = desired_divisor / iclk_pi_range;
2933                 pi_value = desired_divisor % iclk_pi_range;
2934
2935                 auxdiv = 0;
2936                 divsel = msb_divisor_value - 2;
2937                 phaseinc = pi_value;
2938         }
2939
2940         /* This should not happen with any sane values */
2941         WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
2942                 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
2943         WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
2944                 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
2945
2946         DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
2947                         crtc->mode.clock,
2948                         auxdiv,
2949                         divsel,
2950                         phasedir,
2951                         phaseinc);
2952
2953         /* Program SSCDIVINTPHASE6 */
2954         temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6);
2955         temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
2956         temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
2957         temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
2958         temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
2959         temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
2960         temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
2961
2962         intel_sbi_write(dev_priv,
2963                         SBI_SSCDIVINTPHASE6,
2964                         temp);
2965
2966         /* Program SSCAUXDIV */
2967         temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6);
2968         temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
2969         temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
2970         intel_sbi_write(dev_priv,
2971                         SBI_SSCAUXDIV6,
2972                         temp);
2973
2974
2975         /* Enable modulator and associated divider */
2976         temp = intel_sbi_read(dev_priv, SBI_SSCCTL6);
2977         temp &= ~SBI_SSCCTL_DISABLE;
2978         intel_sbi_write(dev_priv,
2979                         SBI_SSCCTL6,
2980                         temp);
2981
2982         /* Wait for initialization time */
2983         udelay(24);
2984
2985         I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
2986 }
2987
2988 /*
2989  * Enable PCH resources required for PCH ports:
2990  *   - PCH PLLs
2991  *   - FDI training & RX/TX
2992  *   - update transcoder timings
2993  *   - DP transcoding bits
2994  *   - transcoder
2995  */
2996 static void ironlake_pch_enable(struct drm_crtc *crtc)
2997 {
2998         struct drm_device *dev = crtc->dev;
2999         struct drm_i915_private *dev_priv = dev->dev_private;
3000         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3001         int pipe = intel_crtc->pipe;
3002         u32 reg, temp;
3003
3004         assert_transcoder_disabled(dev_priv, pipe);
3005
3006         /* For PCH output, training FDI link */
3007         dev_priv->display.fdi_link_train(crtc);
3008
3009         intel_enable_pch_pll(intel_crtc);
3010
3011         if (HAS_PCH_LPT(dev)) {
3012                 DRM_DEBUG_KMS("LPT detected: programming iCLKIP\n");
3013                 lpt_program_iclkip(crtc);
3014         } else if (HAS_PCH_CPT(dev)) {
3015                 u32 sel;
3016
3017                 temp = I915_READ(PCH_DPLL_SEL);
3018                 switch (pipe) {
3019                 default:
3020                 case 0:
3021                         temp |= TRANSA_DPLL_ENABLE;
3022                         sel = TRANSA_DPLLB_SEL;
3023                         break;
3024                 case 1:
3025                         temp |= TRANSB_DPLL_ENABLE;
3026                         sel = TRANSB_DPLLB_SEL;
3027                         break;
3028                 case 2:
3029                         temp |= TRANSC_DPLL_ENABLE;
3030                         sel = TRANSC_DPLLB_SEL;
3031                         break;
3032                 }
3033                 if (intel_crtc->pch_pll->pll_reg == _PCH_DPLL_B)
3034                         temp |= sel;
3035                 else
3036                         temp &= ~sel;
3037                 I915_WRITE(PCH_DPLL_SEL, temp);
3038         }
3039
3040         /* set transcoder timing, panel must allow it */
3041         assert_panel_unlocked(dev_priv, pipe);
3042         I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
3043         I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
3044         I915_WRITE(TRANS_HSYNC(pipe),  I915_READ(HSYNC(pipe)));
3045
3046         I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
3047         I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
3048         I915_WRITE(TRANS_VSYNC(pipe),  I915_READ(VSYNC(pipe)));
3049         I915_WRITE(TRANS_VSYNCSHIFT(pipe),  I915_READ(VSYNCSHIFT(pipe)));
3050
3051         if (!IS_HASWELL(dev))
3052                 intel_fdi_normal_train(crtc);
3053
3054         /* For PCH DP, enable TRANS_DP_CTL */
3055         if (HAS_PCH_CPT(dev) &&
3056             (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3057              intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
3058                 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) >> 5;
3059                 reg = TRANS_DP_CTL(pipe);
3060                 temp = I915_READ(reg);
3061                 temp &= ~(TRANS_DP_PORT_SEL_MASK |
3062                           TRANS_DP_SYNC_MASK |
3063                           TRANS_DP_BPC_MASK);
3064                 temp |= (TRANS_DP_OUTPUT_ENABLE |
3065                          TRANS_DP_ENH_FRAMING);
3066                 temp |= bpc << 9; /* same format but at 11:9 */
3067
3068                 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
3069                         temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
3070                 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
3071                         temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
3072
3073                 switch (intel_trans_dp_port_sel(crtc)) {
3074                 case PCH_DP_B:
3075                         temp |= TRANS_DP_PORT_SEL_B;
3076                         break;
3077                 case PCH_DP_C:
3078                         temp |= TRANS_DP_PORT_SEL_C;
3079                         break;
3080                 case PCH_DP_D:
3081                         temp |= TRANS_DP_PORT_SEL_D;
3082                         break;
3083                 default:
3084                         DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
3085                         temp |= TRANS_DP_PORT_SEL_B;
3086                         break;
3087                 }
3088
3089                 I915_WRITE(reg, temp);
3090         }
3091
3092         intel_enable_transcoder(dev_priv, pipe);
3093 }
3094
3095 static void intel_put_pch_pll(struct intel_crtc *intel_crtc)
3096 {
3097         struct intel_pch_pll *pll = intel_crtc->pch_pll;
3098
3099         if (pll == NULL)
3100                 return;
3101
3102         if (pll->refcount == 0) {
3103                 WARN(1, "bad PCH PLL refcount\n");
3104                 return;
3105         }
3106
3107         --pll->refcount;
3108         intel_crtc->pch_pll = NULL;
3109 }
3110
3111 static struct intel_pch_pll *intel_get_pch_pll(struct intel_crtc *intel_crtc, u32 dpll, u32 fp)
3112 {
3113         struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
3114         struct intel_pch_pll *pll;
3115         int i;
3116
3117         pll = intel_crtc->pch_pll;
3118         if (pll) {
3119                 DRM_DEBUG_KMS("CRTC:%d reusing existing PCH PLL %x\n",
3120                               intel_crtc->base.base.id, pll->pll_reg);
3121                 goto prepare;
3122         }
3123
3124         if (HAS_PCH_IBX(dev_priv->dev)) {
3125                 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
3126                 i = intel_crtc->pipe;
3127                 pll = &dev_priv->pch_plls[i];
3128
3129                 DRM_DEBUG_KMS("CRTC:%d using pre-allocated PCH PLL %x\n",
3130                               intel_crtc->base.base.id, pll->pll_reg);
3131
3132                 goto found;
3133         }
3134
3135         for (i = 0; i < dev_priv->num_pch_pll; i++) {
3136                 pll = &dev_priv->pch_plls[i];
3137
3138                 /* Only want to check enabled timings first */
3139                 if (pll->refcount == 0)
3140                         continue;
3141
3142                 if (dpll == (I915_READ(pll->pll_reg) & 0x7fffffff) &&
3143                     fp == I915_READ(pll->fp0_reg)) {
3144                         DRM_DEBUG_KMS("CRTC:%d sharing existing PCH PLL %x (refcount %d, ative %d)\n",
3145                                       intel_crtc->base.base.id,
3146                                       pll->pll_reg, pll->refcount, pll->active);
3147
3148                         goto found;
3149                 }
3150         }
3151
3152         /* Ok no matching timings, maybe there's a free one? */
3153         for (i = 0; i < dev_priv->num_pch_pll; i++) {
3154                 pll = &dev_priv->pch_plls[i];
3155                 if (pll->refcount == 0) {
3156                         DRM_DEBUG_KMS("CRTC:%d allocated PCH PLL %x\n",
3157                                       intel_crtc->base.base.id, pll->pll_reg);
3158                         goto found;
3159                 }
3160         }
3161
3162         return NULL;
3163
3164 found:
3165         intel_crtc->pch_pll = pll;
3166         pll->refcount++;
3167         DRM_DEBUG_DRIVER("using pll %d for pipe %d\n", i, intel_crtc->pipe);
3168 prepare: /* separate function? */
3169         DRM_DEBUG_DRIVER("switching PLL %x off\n", pll->pll_reg);
3170
3171         /* Wait for the clocks to stabilize before rewriting the regs */
3172         I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
3173         POSTING_READ(pll->pll_reg);
3174         udelay(150);
3175
3176         I915_WRITE(pll->fp0_reg, fp);
3177         I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
3178         pll->on = false;
3179         return pll;
3180 }
3181
3182 void intel_cpt_verify_modeset(struct drm_device *dev, int pipe)
3183 {
3184         struct drm_i915_private *dev_priv = dev->dev_private;
3185         int dslreg = PIPEDSL(pipe), tc2reg = TRANS_CHICKEN2(pipe);
3186         u32 temp;
3187
3188         temp = I915_READ(dslreg);
3189         udelay(500);
3190         if (wait_for(I915_READ(dslreg) != temp, 5)) {
3191                 /* Without this, mode sets may fail silently on FDI */
3192                 I915_WRITE(tc2reg, TRANS_AUTOTRAIN_GEN_STALL_DIS);
3193                 udelay(250);
3194                 I915_WRITE(tc2reg, 0);
3195                 if (wait_for(I915_READ(dslreg) != temp, 5))
3196                         DRM_ERROR("mode set failed: pipe %d stuck\n", pipe);
3197         }
3198 }
3199
3200 static void ironlake_crtc_enable(struct drm_crtc *crtc)
3201 {
3202         struct drm_device *dev = crtc->dev;
3203         struct drm_i915_private *dev_priv = dev->dev_private;
3204         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3205         struct intel_encoder *encoder;
3206         int pipe = intel_crtc->pipe;
3207         int plane = intel_crtc->plane;
3208         u32 temp;
3209         bool is_pch_port;
3210
3211         WARN_ON(!crtc->enabled);
3212
3213         if (intel_crtc->active)
3214                 return;
3215
3216         intel_crtc->active = true;
3217         intel_update_watermarks(dev);
3218
3219         if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
3220                 temp = I915_READ(PCH_LVDS);
3221                 if ((temp & LVDS_PORT_EN) == 0)
3222                         I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
3223         }
3224
3225         is_pch_port = ironlake_crtc_driving_pch(crtc);
3226
3227         if (is_pch_port) {
3228                 ironlake_fdi_pll_enable(intel_crtc);
3229         } else {
3230                 assert_fdi_tx_disabled(dev_priv, pipe);
3231                 assert_fdi_rx_disabled(dev_priv, pipe);
3232         }
3233
3234         for_each_encoder_on_crtc(dev, crtc, encoder)
3235                 if (encoder->pre_enable)
3236                         encoder->pre_enable(encoder);
3237
3238         /* Enable panel fitting for LVDS */
3239         if (dev_priv->pch_pf_size &&
3240             (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) || HAS_eDP)) {
3241                 /* Force use of hard-coded filter coefficients
3242                  * as some pre-programmed values are broken,
3243                  * e.g. x201.
3244                  */
3245                 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3246                 I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
3247                 I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
3248         }
3249
3250         /*
3251          * On ILK+ LUT must be loaded before the pipe is running but with
3252          * clocks enabled
3253          */
3254         intel_crtc_load_lut(crtc);
3255
3256         intel_enable_pipe(dev_priv, pipe, is_pch_port);
3257         intel_enable_plane(dev_priv, plane, pipe);
3258
3259         if (is_pch_port)
3260                 ironlake_pch_enable(crtc);
3261
3262         mutex_lock(&dev->struct_mutex);
3263         intel_update_fbc(dev);
3264         mutex_unlock(&dev->struct_mutex);
3265
3266         intel_crtc_update_cursor(crtc, true);
3267
3268         for_each_encoder_on_crtc(dev, crtc, encoder)
3269                 encoder->enable(encoder);
3270
3271         if (HAS_PCH_CPT(dev))
3272                 intel_cpt_verify_modeset(dev, intel_crtc->pipe);
3273
3274         /*
3275          * There seems to be a race in PCH platform hw (at least on some
3276          * outputs) where an enabled pipe still completes any pageflip right
3277          * away (as if the pipe is off) instead of waiting for vblank. As soon
3278          * as the first vblank happend, everything works as expected. Hence just
3279          * wait for one vblank before returning to avoid strange things
3280          * happening.
3281          */
3282         intel_wait_for_vblank(dev, intel_crtc->pipe);
3283 }
3284
3285 static void haswell_crtc_enable(struct drm_crtc *crtc)
3286 {
3287         struct drm_device *dev = crtc->dev;
3288         struct drm_i915_private *dev_priv = dev->dev_private;
3289         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3290         struct intel_encoder *encoder;
3291         int pipe = intel_crtc->pipe;
3292         int plane = intel_crtc->plane;
3293         bool is_pch_port;
3294
3295         WARN_ON(!crtc->enabled);
3296
3297         if (intel_crtc->active)
3298                 return;
3299
3300         intel_crtc->active = true;
3301         intel_update_watermarks(dev);
3302
3303         is_pch_port = haswell_crtc_driving_pch(crtc);
3304
3305         if (is_pch_port)
3306                 ironlake_fdi_pll_enable(intel_crtc);
3307
3308         for_each_encoder_on_crtc(dev, crtc, encoder)
3309                 if (encoder->pre_enable)
3310                         encoder->pre_enable(encoder);
3311
3312         intel_ddi_enable_pipe_clock(intel_crtc);
3313
3314         /* Enable panel fitting for eDP */
3315         if (dev_priv->pch_pf_size && HAS_eDP) {
3316                 /* Force use of hard-coded filter coefficients
3317                  * as some pre-programmed values are broken,
3318                  * e.g. x201.
3319                  */
3320                 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3321                 I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
3322                 I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
3323         }
3324
3325         /*
3326          * On ILK+ LUT must be loaded before the pipe is running but with
3327          * clocks enabled
3328          */
3329         intel_crtc_load_lut(crtc);
3330
3331         intel_ddi_set_pipe_settings(crtc);
3332         intel_ddi_enable_pipe_func(crtc);
3333
3334         intel_enable_pipe(dev_priv, pipe, is_pch_port);
3335         intel_enable_plane(dev_priv, plane, pipe);
3336
3337         if (is_pch_port)
3338                 ironlake_pch_enable(crtc);
3339
3340         mutex_lock(&dev->struct_mutex);
3341         intel_update_fbc(dev);
3342         mutex_unlock(&dev->struct_mutex);
3343
3344         intel_crtc_update_cursor(crtc, true);
3345
3346         for_each_encoder_on_crtc(dev, crtc, encoder)
3347                 encoder->enable(encoder);
3348
3349         /*
3350          * There seems to be a race in PCH platform hw (at least on some
3351          * outputs) where an enabled pipe still completes any pageflip right
3352          * away (as if the pipe is off) instead of waiting for vblank. As soon
3353          * as the first vblank happend, everything works as expected. Hence just
3354          * wait for one vblank before returning to avoid strange things
3355          * happening.
3356          */
3357         intel_wait_for_vblank(dev, intel_crtc->pipe);
3358 }
3359
3360 static void ironlake_crtc_disable(struct drm_crtc *crtc)
3361 {
3362         struct drm_device *dev = crtc->dev;
3363         struct drm_i915_private *dev_priv = dev->dev_private;
3364         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3365         struct intel_encoder *encoder;
3366         int pipe = intel_crtc->pipe;
3367         int plane = intel_crtc->plane;
3368         u32 reg, temp;
3369
3370
3371         if (!intel_crtc->active)
3372                 return;
3373
3374         for_each_encoder_on_crtc(dev, crtc, encoder)
3375                 encoder->disable(encoder);
3376
3377         intel_crtc_wait_for_pending_flips(crtc);
3378         drm_vblank_off(dev, pipe);
3379         intel_crtc_update_cursor(crtc, false);
3380
3381         intel_disable_plane(dev_priv, plane, pipe);
3382
3383         if (dev_priv->cfb_plane == plane)
3384                 intel_disable_fbc(dev);
3385
3386         intel_disable_pipe(dev_priv, pipe);
3387
3388         /* Disable PF */
3389         I915_WRITE(PF_CTL(pipe), 0);
3390         I915_WRITE(PF_WIN_SZ(pipe), 0);
3391
3392         for_each_encoder_on_crtc(dev, crtc, encoder)
3393                 if (encoder->post_disable)
3394                         encoder->post_disable(encoder);
3395
3396         ironlake_fdi_disable(crtc);
3397
3398         intel_disable_transcoder(dev_priv, pipe);
3399
3400         if (HAS_PCH_CPT(dev)) {
3401                 /* disable TRANS_DP_CTL */
3402                 reg = TRANS_DP_CTL(pipe);
3403                 temp = I915_READ(reg);
3404                 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
3405                 temp |= TRANS_DP_PORT_SEL_NONE;
3406                 I915_WRITE(reg, temp);
3407
3408                 /* disable DPLL_SEL */
3409                 temp = I915_READ(PCH_DPLL_SEL);
3410                 switch (pipe) {
3411                 case 0:
3412                         temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
3413                         break;
3414                 case 1:
3415                         temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
3416                         break;
3417                 case 2:
3418                         /* C shares PLL A or B */
3419                         temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
3420                         break;
3421                 default:
3422                         BUG(); /* wtf */
3423                 }
3424                 I915_WRITE(PCH_DPLL_SEL, temp);
3425         }
3426
3427         /* disable PCH DPLL */
3428         intel_disable_pch_pll(intel_crtc);
3429
3430         ironlake_fdi_pll_disable(intel_crtc);
3431
3432         intel_crtc->active = false;
3433         intel_update_watermarks(dev);
3434
3435         mutex_lock(&dev->struct_mutex);
3436         intel_update_fbc(dev);
3437         mutex_unlock(&dev->struct_mutex);
3438 }
3439
3440 static void haswell_crtc_disable(struct drm_crtc *crtc)
3441 {
3442         struct drm_device *dev = crtc->dev;
3443         struct drm_i915_private *dev_priv = dev->dev_private;
3444         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3445         struct intel_encoder *encoder;
3446         int pipe = intel_crtc->pipe;
3447         int plane = intel_crtc->plane;
3448         enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
3449         bool is_pch_port;
3450
3451         if (!intel_crtc->active)
3452                 return;
3453
3454         is_pch_port = haswell_crtc_driving_pch(crtc);
3455
3456         for_each_encoder_on_crtc(dev, crtc, encoder)
3457                 encoder->disable(encoder);
3458
3459         intel_crtc_wait_for_pending_flips(crtc);
3460         drm_vblank_off(dev, pipe);
3461         intel_crtc_update_cursor(crtc, false);
3462
3463         intel_disable_plane(dev_priv, plane, pipe);
3464
3465         if (dev_priv->cfb_plane == plane)
3466                 intel_disable_fbc(dev);
3467
3468         intel_disable_pipe(dev_priv, pipe);
3469
3470         intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
3471
3472         /* Disable PF */
3473         I915_WRITE(PF_CTL(pipe), 0);
3474         I915_WRITE(PF_WIN_SZ(pipe), 0);
3475
3476         intel_ddi_disable_pipe_clock(intel_crtc);
3477
3478         for_each_encoder_on_crtc(dev, crtc, encoder)
3479                 if (encoder->post_disable)
3480                         encoder->post_disable(encoder);
3481
3482         if (is_pch_port) {
3483                 ironlake_fdi_disable(crtc);
3484                 intel_disable_transcoder(dev_priv, pipe);
3485                 intel_disable_pch_pll(intel_crtc);
3486                 ironlake_fdi_pll_disable(intel_crtc);
3487         }
3488
3489         intel_crtc->active = false;
3490         intel_update_watermarks(dev);
3491
3492         mutex_lock(&dev->struct_mutex);
3493         intel_update_fbc(dev);
3494         mutex_unlock(&dev->struct_mutex);
3495 }
3496
3497 static void ironlake_crtc_off(struct drm_crtc *crtc)
3498 {
3499         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3500         intel_put_pch_pll(intel_crtc);
3501 }
3502
3503 static void haswell_crtc_off(struct drm_crtc *crtc)
3504 {
3505         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3506
3507         /* Stop saying we're using TRANSCODER_EDP because some other CRTC might
3508          * start using it. */
3509         intel_crtc->cpu_transcoder = intel_crtc->pipe;
3510
3511         intel_ddi_put_crtc_pll(crtc);
3512 }
3513
3514 static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3515 {
3516         if (!enable && intel_crtc->overlay) {
3517                 struct drm_device *dev = intel_crtc->base.dev;
3518                 struct drm_i915_private *dev_priv = dev->dev_private;
3519
3520                 mutex_lock(&dev->struct_mutex);
3521                 dev_priv->mm.interruptible = false;
3522                 (void) intel_overlay_switch_off(intel_crtc->overlay);
3523                 dev_priv->mm.interruptible = true;
3524                 mutex_unlock(&dev->struct_mutex);
3525         }
3526
3527         /* Let userspace switch the overlay on again. In most cases userspace
3528          * has to recompute where to put it anyway.
3529          */
3530 }
3531
3532 static void i9xx_crtc_enable(struct drm_crtc *crtc)
3533 {
3534         struct drm_device *dev = crtc->dev;
3535         struct drm_i915_private *dev_priv = dev->dev_private;
3536         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3537         struct intel_encoder *encoder;
3538         int pipe = intel_crtc->pipe;
3539         int plane = intel_crtc->plane;
3540
3541         WARN_ON(!crtc->enabled);
3542
3543         if (intel_crtc->active)
3544                 return;
3545
3546         intel_crtc->active = true;
3547         intel_update_watermarks(dev);
3548
3549         intel_enable_pll(dev_priv, pipe);
3550         intel_enable_pipe(dev_priv, pipe, false);
3551         intel_enable_plane(dev_priv, plane, pipe);
3552
3553         intel_crtc_load_lut(crtc);
3554         intel_update_fbc(dev);
3555
3556         /* Give the overlay scaler a chance to enable if it's on this pipe */
3557         intel_crtc_dpms_overlay(intel_crtc, true);
3558         intel_crtc_update_cursor(crtc, true);
3559
3560         for_each_encoder_on_crtc(dev, crtc, encoder)
3561                 encoder->enable(encoder);
3562 }
3563
3564 static void i9xx_crtc_disable(struct drm_crtc *crtc)
3565 {
3566         struct drm_device *dev = crtc->dev;
3567         struct drm_i915_private *dev_priv = dev->dev_private;
3568         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3569         struct intel_encoder *encoder;
3570         int pipe = intel_crtc->pipe;
3571         int plane = intel_crtc->plane;
3572
3573
3574         if (!intel_crtc->active)
3575                 return;
3576
3577         for_each_encoder_on_crtc(dev, crtc, encoder)
3578                 encoder->disable(encoder);
3579
3580         /* Give the overlay scaler a chance to disable if it's on this pipe */
3581         intel_crtc_wait_for_pending_flips(crtc);
3582         drm_vblank_off(dev, pipe);
3583         intel_crtc_dpms_overlay(intel_crtc, false);
3584         intel_crtc_update_cursor(crtc, false);
3585
3586         if (dev_priv->cfb_plane == plane)
3587                 intel_disable_fbc(dev);
3588
3589         intel_disable_plane(dev_priv, plane, pipe);
3590         intel_disable_pipe(dev_priv, pipe);
3591         intel_disable_pll(dev_priv, pipe);
3592
3593         intel_crtc->active = false;
3594         intel_update_fbc(dev);
3595         intel_update_watermarks(dev);
3596 }
3597
3598 static void i9xx_crtc_off(struct drm_crtc *crtc)
3599 {
3600 }
3601
3602 static void intel_crtc_update_sarea(struct drm_crtc *crtc,
3603                                     bool enabled)
3604 {
3605         struct drm_device *dev = crtc->dev;
3606         struct drm_i915_master_private *master_priv;
3607         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3608         int pipe = intel_crtc->pipe;
3609
3610         if (!dev->primary->master)
3611                 return;
3612
3613         master_priv = dev->primary->master->driver_priv;
3614         if (!master_priv->sarea_priv)
3615                 return;
3616
3617         switch (pipe) {
3618         case 0:
3619                 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3620                 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3621                 break;
3622         case 1:
3623                 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3624                 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3625                 break;
3626         default:
3627                 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
3628                 break;
3629         }
3630 }
3631
3632 /**
3633  * Sets the power management mode of the pipe and plane.
3634  */
3635 void intel_crtc_update_dpms(struct drm_crtc *crtc)
3636 {
3637         struct drm_device *dev = crtc->dev;
3638         struct drm_i915_private *dev_priv = dev->dev_private;
3639         struct intel_encoder *intel_encoder;
3640         bool enable = false;
3641
3642         for_each_encoder_on_crtc(dev, crtc, intel_encoder)
3643                 enable |= intel_encoder->connectors_active;
3644
3645         if (enable)
3646                 dev_priv->display.crtc_enable(crtc);
3647         else
3648                 dev_priv->display.crtc_disable(crtc);
3649
3650         intel_crtc_update_sarea(crtc, enable);
3651 }
3652
3653 static void intel_crtc_noop(struct drm_crtc *crtc)
3654 {
3655 }
3656
3657 static void intel_crtc_disable(struct drm_crtc *crtc)
3658 {
3659         struct drm_device *dev = crtc->dev;
3660         struct drm_connector *connector;
3661         struct drm_i915_private *dev_priv = dev->dev_private;
3662
3663         /* crtc should still be enabled when we disable it. */
3664         WARN_ON(!crtc->enabled);
3665
3666         dev_priv->display.crtc_disable(crtc);
3667         intel_crtc_update_sarea(crtc, false);
3668         dev_priv->display.off(crtc);
3669
3670         assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
3671         assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
3672
3673         if (crtc->fb) {
3674                 mutex_lock(&dev->struct_mutex);
3675                 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
3676                 mutex_unlock(&dev->struct_mutex);
3677                 crtc->fb = NULL;
3678         }
3679
3680         /* Update computed state. */
3681         list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3682                 if (!connector->encoder || !connector->encoder->crtc)
3683                         continue;
3684
3685                 if (connector->encoder->crtc != crtc)
3686                         continue;
3687
3688                 connector->dpms = DRM_MODE_DPMS_OFF;
3689                 to_intel_encoder(connector->encoder)->connectors_active = false;
3690         }
3691 }
3692
3693 void intel_modeset_disable(struct drm_device *dev)
3694 {
3695         struct drm_crtc *crtc;
3696
3697         list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3698                 if (crtc->enabled)
3699                         intel_crtc_disable(crtc);
3700         }
3701 }
3702
3703 void intel_encoder_noop(struct drm_encoder *encoder)
3704 {
3705 }
3706
3707 void intel_encoder_destroy(struct drm_encoder *encoder)
3708 {
3709         struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
3710
3711         drm_encoder_cleanup(encoder);
3712         kfree(intel_encoder);
3713 }
3714
3715 /* Simple dpms helper for encodres with just one connector, no cloning and only
3716  * one kind of off state. It clamps all !ON modes to fully OFF and changes the
3717  * state of the entire output pipe. */
3718 void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
3719 {
3720         if (mode == DRM_MODE_DPMS_ON) {
3721                 encoder->connectors_active = true;
3722
3723                 intel_crtc_update_dpms(encoder->base.crtc);
3724         } else {
3725                 encoder->connectors_active = false;
3726
3727                 intel_crtc_update_dpms(encoder->base.crtc);
3728         }
3729 }
3730
3731 /* Cross check the actual hw state with our own modeset state tracking (and it's
3732  * internal consistency). */
3733 static void intel_connector_check_state(struct intel_connector *connector)
3734 {
3735         if (connector->get_hw_state(connector)) {
3736                 struct intel_encoder *encoder = connector->encoder;
3737                 struct drm_crtc *crtc;
3738                 bool encoder_enabled;
3739                 enum pipe pipe;
3740
3741                 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
3742                               connector->base.base.id,
3743                               drm_get_connector_name(&connector->base));
3744
3745                 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
3746                      "wrong connector dpms state\n");
3747                 WARN(connector->base.encoder != &encoder->base,
3748                      "active connector not linked to encoder\n");
3749                 WARN(!encoder->connectors_active,
3750                      "encoder->connectors_active not set\n");
3751
3752                 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
3753                 WARN(!encoder_enabled, "encoder not enabled\n");
3754                 if (WARN_ON(!encoder->base.crtc))
3755                         return;
3756
3757                 crtc = encoder->base.crtc;
3758
3759                 WARN(!crtc->enabled, "crtc not enabled\n");
3760                 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
3761                 WARN(pipe != to_intel_crtc(crtc)->pipe,
3762                      "encoder active on the wrong pipe\n");
3763         }
3764 }
3765
3766 /* Even simpler default implementation, if there's really no special case to
3767  * consider. */
3768 void intel_connector_dpms(struct drm_connector *connector, int mode)
3769 {
3770         struct intel_encoder *encoder = intel_attached_encoder(connector);
3771
3772         /* All the simple cases only support two dpms states. */
3773         if (mode != DRM_MODE_DPMS_ON)
3774                 mode = DRM_MODE_DPMS_OFF;
3775
3776         if (mode == connector->dpms)
3777                 return;
3778
3779         connector->dpms = mode;
3780
3781         /* Only need to change hw state when actually enabled */
3782         if (encoder->base.crtc)
3783                 intel_encoder_dpms(encoder, mode);
3784         else
3785                 WARN_ON(encoder->connectors_active != false);
3786
3787         intel_modeset_check_state(connector->dev);
3788 }
3789
3790 /* Simple connector->get_hw_state implementation for encoders that support only
3791  * one connector and no cloning and hence the encoder state determines the state
3792  * of the connector. */
3793 bool intel_connector_get_hw_state(struct intel_connector *connector)
3794 {
3795         enum pipe pipe = 0;
3796         struct intel_encoder *encoder = connector->encoder;
3797
3798         return encoder->get_hw_state(encoder, &pipe);
3799 }
3800
3801 static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
3802                                   const struct drm_display_mode *mode,
3803                                   struct drm_display_mode *adjusted_mode)
3804 {
3805         struct drm_device *dev = crtc->dev;
3806
3807         if (HAS_PCH_SPLIT(dev)) {
3808                 /* FDI link clock is fixed at 2.7G */
3809                 if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
3810                         return false;
3811         }
3812
3813         /* All interlaced capable intel hw wants timings in frames. Note though
3814          * that intel_lvds_mode_fixup does some funny tricks with the crtc
3815          * timings, so we need to be careful not to clobber these.*/
3816         if (!(adjusted_mode->private_flags & INTEL_MODE_CRTC_TIMINGS_SET))
3817                 drm_mode_set_crtcinfo(adjusted_mode, 0);
3818
3819         /* WaPruneModeWithIncorrectHsyncOffset: Cantiga+ cannot handle modes
3820          * with a hsync front porch of 0.
3821          */
3822         if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
3823                 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
3824                 return false;
3825
3826         return true;
3827 }
3828
3829 static int valleyview_get_display_clock_speed(struct drm_device *dev)
3830 {
3831         return 400000; /* FIXME */
3832 }
3833
3834 static int i945_get_display_clock_speed(struct drm_device *dev)
3835 {
3836         return 400000;
3837 }
3838
3839 static int i915_get_display_clock_speed(struct drm_device *dev)
3840 {
3841         return 333000;
3842 }
3843
3844 static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
3845 {
3846         return 200000;
3847 }
3848
3849 static int i915gm_get_display_clock_speed(struct drm_device *dev)
3850 {
3851         u16 gcfgc = 0;
3852
3853         pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
3854
3855         if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
3856                 return 133000;
3857         else {
3858                 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
3859                 case GC_DISPLAY_CLOCK_333_MHZ:
3860                         return 333000;
3861                 default:
3862                 case GC_DISPLAY_CLOCK_190_200_MHZ:
3863                         return 190000;
3864                 }
3865         }
3866 }
3867
3868 static int i865_get_display_clock_speed(struct drm_device *dev)
3869 {
3870         return 266000;
3871 }
3872
3873 static int i855_get_display_clock_speed(struct drm_device *dev)
3874 {
3875         u16 hpllcc = 0;
3876         /* Assume that the hardware is in the high speed state.  This
3877          * should be the default.
3878          */
3879         switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
3880         case GC_CLOCK_133_200:
3881         case GC_CLOCK_100_200:
3882                 return 200000;
3883         case GC_CLOCK_166_250:
3884                 return 250000;
3885         case GC_CLOCK_100_133:
3886                 return 133000;
3887         }
3888
3889         /* Shouldn't happen */
3890         return 0;
3891 }
3892
3893 static int i830_get_display_clock_speed(struct drm_device *dev)
3894 {
3895         return 133000;
3896 }
3897
3898 struct fdi_m_n {
3899         u32        tu;
3900         u32        gmch_m;
3901         u32        gmch_n;
3902         u32        link_m;
3903         u32        link_n;
3904 };
3905
3906 static void
3907 fdi_reduce_ratio(u32 *num, u32 *den)
3908 {
3909         while (*num > 0xffffff || *den > 0xffffff) {
3910                 *num >>= 1;
3911                 *den >>= 1;
3912         }
3913 }
3914
3915 static void
3916 ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
3917                      int link_clock, struct fdi_m_n *m_n)
3918 {
3919         m_n->tu = 64; /* default size */
3920
3921         /* BUG_ON(pixel_clock > INT_MAX / 36); */
3922         m_n->gmch_m = bits_per_pixel * pixel_clock;
3923         m_n->gmch_n = link_clock * nlanes * 8;
3924         fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
3925
3926         m_n->link_m = pixel_clock;
3927         m_n->link_n = link_clock;
3928         fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
3929 }
3930
3931 static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
3932 {
3933         if (i915_panel_use_ssc >= 0)
3934                 return i915_panel_use_ssc != 0;
3935         return dev_priv->lvds_use_ssc
3936                 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
3937 }
3938
3939 /**
3940  * intel_choose_pipe_bpp_dither - figure out what color depth the pipe should send
3941  * @crtc: CRTC structure
3942  * @mode: requested mode
3943  *
3944  * A pipe may be connected to one or more outputs.  Based on the depth of the
3945  * attached framebuffer, choose a good color depth to use on the pipe.
3946  *
3947  * If possible, match the pipe depth to the fb depth.  In some cases, this
3948  * isn't ideal, because the connected output supports a lesser or restricted
3949  * set of depths.  Resolve that here:
3950  *    LVDS typically supports only 6bpc, so clamp down in that case
3951  *    HDMI supports only 8bpc or 12bpc, so clamp to 8bpc with dither for 10bpc
3952  *    Displays may support a restricted set as well, check EDID and clamp as
3953  *      appropriate.
3954  *    DP may want to dither down to 6bpc to fit larger modes
3955  *
3956  * RETURNS:
3957  * Dithering requirement (i.e. false if display bpc and pipe bpc match,
3958  * true if they don't match).
3959  */
3960 static bool intel_choose_pipe_bpp_dither(struct drm_crtc *crtc,
3961                                          struct drm_framebuffer *fb,
3962                                          unsigned int *pipe_bpp,
3963                                          struct drm_display_mode *mode)
3964 {
3965         struct drm_device *dev = crtc->dev;
3966         struct drm_i915_private *dev_priv = dev->dev_private;
3967         struct drm_connector *connector;
3968         struct intel_encoder *intel_encoder;
3969         unsigned int display_bpc = UINT_MAX, bpc;
3970
3971         /* Walk the encoders & connectors on this crtc, get min bpc */
3972         for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
3973
3974                 if (intel_encoder->type == INTEL_OUTPUT_LVDS) {
3975                         unsigned int lvds_bpc;
3976
3977                         if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) ==
3978                             LVDS_A3_POWER_UP)
3979                                 lvds_bpc = 8;
3980                         else
3981                                 lvds_bpc = 6;
3982
3983                         if (lvds_bpc < display_bpc) {
3984                                 DRM_DEBUG_KMS("clamping display bpc (was %d) to LVDS (%d)\n", display_bpc, lvds_bpc);
3985                                 display_bpc = lvds_bpc;
3986                         }
3987                         continue;
3988                 }
3989
3990                 /* Not one of the known troublemakers, check the EDID */
3991                 list_for_each_entry(connector, &dev->mode_config.connector_list,
3992                                     head) {
3993                         if (connector->encoder != &intel_encoder->base)
3994                                 continue;
3995
3996                         /* Don't use an invalid EDID bpc value */
3997                         if (connector->display_info.bpc &&
3998                             connector->display_info.bpc < display_bpc) {
3999                                 DRM_DEBUG_KMS("clamping display bpc (was %d) to EDID reported max of %d\n", display_bpc, connector->display_info.bpc);
4000                                 display_bpc = connector->display_info.bpc;
4001                         }
4002                 }
4003
4004                 /*
4005                  * HDMI is either 12 or 8, so if the display lets 10bpc sneak
4006                  * through, clamp it down.  (Note: >12bpc will be caught below.)
4007                  */
4008                 if (intel_encoder->type == INTEL_OUTPUT_HDMI) {
4009                         if (display_bpc > 8 && display_bpc < 12) {
4010                                 DRM_DEBUG_KMS("forcing bpc to 12 for HDMI\n");
4011                                 display_bpc = 12;
4012                         } else {
4013                                 DRM_DEBUG_KMS("forcing bpc to 8 for HDMI\n");
4014                                 display_bpc = 8;
4015                         }
4016                 }
4017         }
4018
4019         if (mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
4020                 DRM_DEBUG_KMS("Dithering DP to 6bpc\n");
4021                 display_bpc = 6;
4022         }
4023
4024         /*
4025          * We could just drive the pipe at the highest bpc all the time and
4026          * enable dithering as needed, but that costs bandwidth.  So choose
4027          * the minimum value that expresses the full color range of the fb but
4028          * also stays within the max display bpc discovered above.
4029          */
4030
4031         switch (fb->depth) {
4032         case 8:
4033                 bpc = 8; /* since we go through a colormap */
4034                 break;
4035         case 15:
4036         case 16:
4037                 bpc = 6; /* min is 18bpp */
4038                 break;
4039         case 24:
4040                 bpc = 8;
4041                 break;
4042         case 30:
4043                 bpc = 10;
4044                 break;
4045         case 48:
4046                 bpc = 12;
4047                 break;
4048         default:
4049                 DRM_DEBUG("unsupported depth, assuming 24 bits\n");
4050                 bpc = min((unsigned int)8, display_bpc);
4051                 break;
4052         }
4053
4054         display_bpc = min(display_bpc, bpc);
4055
4056         DRM_DEBUG_KMS("setting pipe bpc to %d (max display bpc %d)\n",
4057                       bpc, display_bpc);
4058
4059         *pipe_bpp = display_bpc * 3;
4060
4061         return display_bpc != bpc;
4062 }
4063
4064 static int vlv_get_refclk(struct drm_crtc *crtc)
4065 {
4066         struct drm_device *dev = crtc->dev;
4067         struct drm_i915_private *dev_priv = dev->dev_private;
4068         int refclk = 27000; /* for DP & HDMI */
4069
4070         return 100000; /* only one validated so far */
4071
4072         if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
4073                 refclk = 96000;
4074         } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4075                 if (intel_panel_use_ssc(dev_priv))
4076                         refclk = 100000;
4077                 else
4078                         refclk = 96000;
4079         } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
4080                 refclk = 100000;
4081         }
4082
4083         return refclk;
4084 }
4085
4086 static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4087 {
4088         struct drm_device *dev = crtc->dev;
4089         struct drm_i915_private *dev_priv = dev->dev_private;
4090         int refclk;
4091
4092         if (IS_VALLEYVIEW(dev)) {
4093                 refclk = vlv_get_refclk(crtc);
4094         } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
4095             intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
4096                 refclk = dev_priv->lvds_ssc_freq * 1000;
4097                 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
4098                               refclk / 1000);
4099         } else if (!IS_GEN2(dev)) {
4100                 refclk = 96000;
4101         } else {
4102                 refclk = 48000;
4103         }
4104
4105         return refclk;
4106 }
4107
4108 static void i9xx_adjust_sdvo_tv_clock(struct drm_display_mode *adjusted_mode,
4109                                       intel_clock_t *clock)
4110 {
4111         /* SDVO TV has fixed PLL values depend on its clock range,
4112            this mirrors vbios setting. */
4113         if (adjusted_mode->clock >= 100000
4114             && adjusted_mode->clock < 140500) {
4115                 clock->p1 = 2;
4116                 clock->p2 = 10;
4117                 clock->n = 3;
4118                 clock->m1 = 16;
4119                 clock->m2 = 8;
4120         } else if (adjusted_mode->clock >= 140500
4121                    && adjusted_mode->clock <= 200000) {
4122                 clock->p1 = 1;
4123                 clock->p2 = 10;
4124                 clock->n = 6;
4125                 clock->m1 = 12;
4126                 clock->m2 = 8;
4127         }
4128 }
4129
4130 static void i9xx_update_pll_dividers(struct drm_crtc *crtc,
4131                                      intel_clock_t *clock,
4132                                      intel_clock_t *reduced_clock)
4133 {
4134         struct drm_device *dev = crtc->dev;
4135         struct drm_i915_private *dev_priv = dev->dev_private;
4136         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4137         int pipe = intel_crtc->pipe;
4138         u32 fp, fp2 = 0;
4139
4140         if (IS_PINEVIEW(dev)) {
4141                 fp = (1 << clock->n) << 16 | clock->m1 << 8 | clock->m2;
4142                 if (reduced_clock)
4143                         fp2 = (1 << reduced_clock->n) << 16 |
4144                                 reduced_clock->m1 << 8 | reduced_clock->m2;
4145         } else {
4146                 fp = clock->n << 16 | clock->m1 << 8 | clock->m2;
4147                 if (reduced_clock)
4148                         fp2 = reduced_clock->n << 16 | reduced_clock->m1 << 8 |
4149                                 reduced_clock->m2;
4150         }
4151
4152         I915_WRITE(FP0(pipe), fp);
4153
4154         intel_crtc->lowfreq_avail = false;
4155         if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
4156             reduced_clock && i915_powersave) {
4157                 I915_WRITE(FP1(pipe), fp2);
4158                 intel_crtc->lowfreq_avail = true;
4159         } else {
4160                 I915_WRITE(FP1(pipe), fp);
4161         }
4162 }
4163
4164 static void intel_update_lvds(struct drm_crtc *crtc, intel_clock_t *clock,
4165                               struct drm_display_mode *adjusted_mode)
4166 {
4167         struct drm_device *dev = crtc->dev;
4168         struct drm_i915_private *dev_priv = dev->dev_private;
4169         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4170         int pipe = intel_crtc->pipe;
4171         u32 temp;
4172
4173         temp = I915_READ(LVDS);
4174         temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
4175         if (pipe == 1) {
4176                 temp |= LVDS_PIPEB_SELECT;
4177         } else {
4178                 temp &= ~LVDS_PIPEB_SELECT;
4179         }
4180         /* set the corresponsding LVDS_BORDER bit */
4181         temp |= dev_priv->lvds_border_bits;
4182         /* Set the B0-B3 data pairs corresponding to whether we're going to
4183          * set the DPLLs for dual-channel mode or not.
4184          */
4185         if (clock->p2 == 7)
4186                 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
4187         else
4188                 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
4189
4190         /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
4191          * appropriately here, but we need to look more thoroughly into how
4192          * panels behave in the two modes.
4193          */
4194         /* set the dithering flag on LVDS as needed */
4195         if (INTEL_INFO(dev)->gen >= 4) {
4196                 if (dev_priv->lvds_dither)
4197                         temp |= LVDS_ENABLE_DITHER;
4198                 else
4199                         temp &= ~LVDS_ENABLE_DITHER;
4200         }
4201         temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
4202         if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
4203                 temp |= LVDS_HSYNC_POLARITY;
4204         if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
4205                 temp |= LVDS_VSYNC_POLARITY;
4206         I915_WRITE(LVDS, temp);
4207 }
4208
4209 static void vlv_update_pll(struct drm_crtc *crtc,
4210                            struct drm_display_mode *mode,
4211                            struct drm_display_mode *adjusted_mode,
4212                            intel_clock_t *clock, intel_clock_t *reduced_clock,
4213                            int num_connectors)
4214 {
4215         struct drm_device *dev = crtc->dev;
4216         struct drm_i915_private *dev_priv = dev->dev_private;
4217         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4218         int pipe = intel_crtc->pipe;
4219         u32 dpll, mdiv, pdiv;
4220         u32 bestn, bestm1, bestm2, bestp1, bestp2;
4221         bool is_sdvo;
4222         u32 temp;
4223
4224         is_sdvo = intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO) ||
4225                 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI);
4226
4227         dpll = DPLL_VGA_MODE_DIS;
4228         dpll |= DPLL_EXT_BUFFER_ENABLE_VLV;
4229         dpll |= DPLL_REFA_CLK_ENABLE_VLV;
4230         dpll |= DPLL_INTEGRATED_CLOCK_VLV;
4231
4232         I915_WRITE(DPLL(pipe), dpll);
4233         POSTING_READ(DPLL(pipe));
4234
4235         bestn = clock->n;
4236         bestm1 = clock->m1;
4237         bestm2 = clock->m2;
4238         bestp1 = clock->p1;
4239         bestp2 = clock->p2;
4240
4241         /*
4242          * In Valleyview PLL and program lane counter registers are exposed
4243          * through DPIO interface
4244          */
4245         mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4246         mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4247         mdiv |= ((bestn << DPIO_N_SHIFT));
4248         mdiv |= (1 << DPIO_POST_DIV_SHIFT);
4249         mdiv |= (1 << DPIO_K_SHIFT);
4250         mdiv |= DPIO_ENABLE_CALIBRATION;
4251         intel_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
4252
4253         intel_dpio_write(dev_priv, DPIO_CORE_CLK(pipe), 0x01000000);
4254
4255         pdiv = (1 << DPIO_REFSEL_OVERRIDE) | (5 << DPIO_PLL_MODESEL_SHIFT) |
4256                 (3 << DPIO_BIAS_CURRENT_CTL_SHIFT) | (1<<20) |
4257                 (7 << DPIO_PLL_REFCLK_SEL_SHIFT) | (8 << DPIO_DRIVER_CTL_SHIFT) |
4258                 (5 << DPIO_CLK_BIAS_CTL_SHIFT);
4259         intel_dpio_write(dev_priv, DPIO_REFSFR(pipe), pdiv);
4260
4261         intel_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe), 0x005f003b);
4262
4263         dpll |= DPLL_VCO_ENABLE;
4264         I915_WRITE(DPLL(pipe), dpll);
4265         POSTING_READ(DPLL(pipe));
4266         if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
4267                 DRM_ERROR("DPLL %d failed to lock\n", pipe);
4268
4269         intel_dpio_write(dev_priv, DPIO_FASTCLK_DISABLE, 0x620);
4270
4271         if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
4272                 intel_dp_set_m_n(crtc, mode, adjusted_mode);
4273
4274         I915_WRITE(DPLL(pipe), dpll);
4275
4276         /* Wait for the clocks to stabilize. */
4277         POSTING_READ(DPLL(pipe));
4278         udelay(150);
4279
4280         temp = 0;
4281         if (is_sdvo) {
4282                 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
4283                 if (temp > 1)
4284                         temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
4285                 else
4286                         temp = 0;
4287         }
4288         I915_WRITE(DPLL_MD(pipe), temp);
4289         POSTING_READ(DPLL_MD(pipe));
4290
4291         /* Now program lane control registers */
4292         if(intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)
4293                         || intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
4294         {
4295                 temp = 0x1000C4;
4296                 if(pipe == 1)
4297                         temp |= (1 << 21);
4298                 intel_dpio_write(dev_priv, DPIO_DATA_CHANNEL1, temp);
4299         }
4300         if(intel_pipe_has_type(crtc,INTEL_OUTPUT_EDP))
4301         {
4302                 temp = 0x1000C4;
4303                 if(pipe == 1)
4304                         temp |= (1 << 21);
4305                 intel_dpio_write(dev_priv, DPIO_DATA_CHANNEL2, temp);
4306         }
4307 }
4308
4309 static void i9xx_update_pll(struct drm_crtc *crtc,
4310                             struct drm_display_mode *mode,
4311                             struct drm_display_mode *adjusted_mode,
4312                             intel_clock_t *clock, intel_clock_t *reduced_clock,
4313                             int num_connectors)
4314 {
4315         struct drm_device *dev = crtc->dev;
4316         struct drm_i915_private *dev_priv = dev->dev_private;
4317         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4318         int pipe = intel_crtc->pipe;
4319         u32 dpll;
4320         bool is_sdvo;
4321
4322         i9xx_update_pll_dividers(crtc, clock, reduced_clock);
4323
4324         is_sdvo = intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO) ||
4325                 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI);
4326
4327         dpll = DPLL_VGA_MODE_DIS;
4328
4329         if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
4330                 dpll |= DPLLB_MODE_LVDS;
4331         else
4332                 dpll |= DPLLB_MODE_DAC_SERIAL;
4333         if (is_sdvo) {
4334                 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4335                 if (pixel_multiplier > 1) {
4336                         if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4337                                 dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
4338                 }
4339                 dpll |= DPLL_DVO_HIGH_SPEED;
4340         }
4341         if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
4342                 dpll |= DPLL_DVO_HIGH_SPEED;
4343
4344         /* compute bitmask from p1 value */
4345         if (IS_PINEVIEW(dev))
4346                 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
4347         else {
4348                 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4349                 if (IS_G4X(dev) && reduced_clock)
4350                         dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4351         }
4352         switch (clock->p2) {
4353         case 5:
4354                 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4355                 break;
4356         case 7:
4357                 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4358                 break;
4359         case 10:
4360                 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4361                 break;
4362         case 14:
4363                 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4364                 break;
4365         }
4366         if (INTEL_INFO(dev)->gen >= 4)
4367                 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4368
4369         if (is_sdvo && intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
4370                 dpll |= PLL_REF_INPUT_TVCLKINBC;
4371         else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
4372                 /* XXX: just matching BIOS for now */
4373                 /*      dpll |= PLL_REF_INPUT_TVCLKINBC; */
4374                 dpll |= 3;
4375         else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
4376                  intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4377                 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4378         else
4379                 dpll |= PLL_REF_INPUT_DREFCLK;
4380
4381         dpll |= DPLL_VCO_ENABLE;
4382         I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4383         POSTING_READ(DPLL(pipe));
4384         udelay(150);
4385
4386         /* The LVDS pin pair needs to be on before the DPLLs are enabled.
4387          * This is an exception to the general rule that mode_set doesn't turn
4388          * things on.
4389          */
4390         if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
4391                 intel_update_lvds(crtc, clock, adjusted_mode);
4392
4393         if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
4394                 intel_dp_set_m_n(crtc, mode, adjusted_mode);
4395
4396         I915_WRITE(DPLL(pipe), dpll);
4397
4398         /* Wait for the clocks to stabilize. */
4399         POSTING_READ(DPLL(pipe));
4400         udelay(150);
4401
4402         if (INTEL_INFO(dev)->gen >= 4) {
4403                 u32 temp = 0;
4404                 if (is_sdvo) {
4405                         temp = intel_mode_get_pixel_multiplier(adjusted_mode);
4406                         if (temp > 1)
4407                                 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
4408                         else
4409                                 temp = 0;
4410                 }
4411                 I915_WRITE(DPLL_MD(pipe), temp);
4412         } else {
4413                 /* The pixel multiplier can only be updated once the
4414                  * DPLL is enabled and the clocks are stable.
4415                  *
4416                  * So write it again.
4417                  */
4418                 I915_WRITE(DPLL(pipe), dpll);
4419         }
4420 }
4421
4422 static void i8xx_update_pll(struct drm_crtc *crtc,
4423                             struct drm_display_mode *adjusted_mode,
4424                             intel_clock_t *clock, intel_clock_t *reduced_clock,
4425                             int num_connectors)
4426 {
4427         struct drm_device *dev = crtc->dev;
4428         struct drm_i915_private *dev_priv = dev->dev_private;
4429         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4430         int pipe = intel_crtc->pipe;
4431         u32 dpll;
4432
4433         i9xx_update_pll_dividers(crtc, clock, reduced_clock);
4434
4435         dpll = DPLL_VGA_MODE_DIS;
4436
4437         if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4438                 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4439         } else {
4440                 if (clock->p1 == 2)
4441                         dpll |= PLL_P1_DIVIDE_BY_TWO;
4442                 else
4443                         dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4444                 if (clock->p2 == 4)
4445                         dpll |= PLL_P2_DIVIDE_BY_4;
4446         }
4447
4448         if (intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
4449                 /* XXX: just matching BIOS for now */
4450                 /*      dpll |= PLL_REF_INPUT_TVCLKINBC; */
4451                 dpll |= 3;
4452         else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
4453                  intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4454                 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4455         else
4456                 dpll |= PLL_REF_INPUT_DREFCLK;
4457
4458         dpll |= DPLL_VCO_ENABLE;
4459         I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4460         POSTING_READ(DPLL(pipe));
4461         udelay(150);
4462
4463         /* The LVDS pin pair needs to be on before the DPLLs are enabled.
4464          * This is an exception to the general rule that mode_set doesn't turn
4465          * things on.
4466          */
4467         if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
4468                 intel_update_lvds(crtc, clock, adjusted_mode);
4469
4470         I915_WRITE(DPLL(pipe), dpll);
4471
4472         /* Wait for the clocks to stabilize. */
4473         POSTING_READ(DPLL(pipe));
4474         udelay(150);
4475
4476         /* The pixel multiplier can only be updated once the
4477          * DPLL is enabled and the clocks are stable.
4478          *
4479          * So write it again.
4480          */
4481         I915_WRITE(DPLL(pipe), dpll);
4482 }
4483
4484 static void intel_set_pipe_timings(struct intel_crtc *intel_crtc,
4485                                    struct drm_display_mode *mode,
4486                                    struct drm_display_mode *adjusted_mode)
4487 {
4488         struct drm_device *dev = intel_crtc->base.dev;
4489         struct drm_i915_private *dev_priv = dev->dev_private;
4490         enum pipe pipe = intel_crtc->pipe;
4491         enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
4492         uint32_t vsyncshift;
4493
4494         if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4495                 /* the chip adds 2 halflines automatically */
4496                 adjusted_mode->crtc_vtotal -= 1;
4497                 adjusted_mode->crtc_vblank_end -= 1;
4498                 vsyncshift = adjusted_mode->crtc_hsync_start
4499                              - adjusted_mode->crtc_htotal / 2;
4500         } else {
4501                 vsyncshift = 0;
4502         }
4503
4504         if (INTEL_INFO(dev)->gen > 3)
4505                 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
4506
4507         I915_WRITE(HTOTAL(cpu_transcoder),
4508                    (adjusted_mode->crtc_hdisplay - 1) |
4509                    ((adjusted_mode->crtc_htotal - 1) << 16));
4510         I915_WRITE(HBLANK(cpu_transcoder),
4511                    (adjusted_mode->crtc_hblank_start - 1) |
4512                    ((adjusted_mode->crtc_hblank_end - 1) << 16));
4513         I915_WRITE(HSYNC(cpu_transcoder),
4514                    (adjusted_mode->crtc_hsync_start - 1) |
4515                    ((adjusted_mode->crtc_hsync_end - 1) << 16));
4516
4517         I915_WRITE(VTOTAL(cpu_transcoder),
4518                    (adjusted_mode->crtc_vdisplay - 1) |
4519                    ((adjusted_mode->crtc_vtotal - 1) << 16));
4520         I915_WRITE(VBLANK(cpu_transcoder),
4521                    (adjusted_mode->crtc_vblank_start - 1) |
4522                    ((adjusted_mode->crtc_vblank_end - 1) << 16));
4523         I915_WRITE(VSYNC(cpu_transcoder),
4524                    (adjusted_mode->crtc_vsync_start - 1) |
4525                    ((adjusted_mode->crtc_vsync_end - 1) << 16));
4526
4527         /* pipesrc controls the size that is scaled from, which should
4528          * always be the user's requested size.
4529          */
4530         I915_WRITE(PIPESRC(pipe),
4531                    ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
4532 }
4533
4534 static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
4535                               struct drm_display_mode *mode,
4536                               struct drm_display_mode *adjusted_mode,
4537                               int x, int y,
4538                               struct drm_framebuffer *fb)
4539 {
4540         struct drm_device *dev = crtc->dev;
4541         struct drm_i915_private *dev_priv = dev->dev_private;
4542         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4543         int pipe = intel_crtc->pipe;
4544         int plane = intel_crtc->plane;
4545         int refclk, num_connectors = 0;
4546         intel_clock_t clock, reduced_clock;
4547         u32 dspcntr, pipeconf;
4548         bool ok, has_reduced_clock = false, is_sdvo = false;
4549         bool is_lvds = false, is_tv = false, is_dp = false;
4550         struct intel_encoder *encoder;
4551         const intel_limit_t *limit;
4552         int ret;
4553
4554         for_each_encoder_on_crtc(dev, crtc, encoder) {
4555                 switch (encoder->type) {
4556                 case INTEL_OUTPUT_LVDS:
4557                         is_lvds = true;
4558                         break;
4559                 case INTEL_OUTPUT_SDVO:
4560                 case INTEL_OUTPUT_HDMI:
4561                         is_sdvo = true;
4562                         if (encoder->needs_tv_clock)
4563                                 is_tv = true;
4564                         break;
4565                 case INTEL_OUTPUT_TVOUT:
4566                         is_tv = true;
4567                         break;
4568                 case INTEL_OUTPUT_DISPLAYPORT:
4569                         is_dp = true;
4570                         break;
4571                 }
4572
4573                 num_connectors++;
4574         }
4575
4576         refclk = i9xx_get_refclk(crtc, num_connectors);
4577
4578         /*
4579          * Returns a set of divisors for the desired target clock with the given
4580          * refclk, or FALSE.  The returned values represent the clock equation:
4581          * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4582          */
4583         limit = intel_limit(crtc, refclk);
4584         ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
4585                              &clock);
4586         if (!ok) {
4587                 DRM_ERROR("Couldn't find PLL settings for mode!\n");
4588                 return -EINVAL;
4589         }
4590
4591         /* Ensure that the cursor is valid for the new mode before changing... */
4592         intel_crtc_update_cursor(crtc, true);
4593
4594         if (is_lvds && dev_priv->lvds_downclock_avail) {
4595                 /*
4596                  * Ensure we match the reduced clock's P to the target clock.
4597                  * If the clocks don't match, we can't switch the display clock
4598                  * by using the FP0/FP1. In such case we will disable the LVDS
4599                  * downclock feature.
4600                 */
4601                 has_reduced_clock = limit->find_pll(limit, crtc,
4602                                                     dev_priv->lvds_downclock,
4603                                                     refclk,
4604                                                     &clock,
4605                                                     &reduced_clock);
4606         }
4607
4608         if (is_sdvo && is_tv)
4609                 i9xx_adjust_sdvo_tv_clock(adjusted_mode, &clock);
4610
4611         if (IS_GEN2(dev))
4612                 i8xx_update_pll(crtc, adjusted_mode, &clock,
4613                                 has_reduced_clock ? &reduced_clock : NULL,
4614                                 num_connectors);
4615         else if (IS_VALLEYVIEW(dev))
4616                 vlv_update_pll(crtc, mode, adjusted_mode, &clock,
4617                                 has_reduced_clock ? &reduced_clock : NULL,
4618                                 num_connectors);
4619         else
4620                 i9xx_update_pll(crtc, mode, adjusted_mode, &clock,
4621                                 has_reduced_clock ? &reduced_clock : NULL,
4622                                 num_connectors);
4623
4624         /* setup pipeconf */
4625         pipeconf = I915_READ(PIPECONF(pipe));
4626
4627         /* Set up the display plane register */
4628         dspcntr = DISPPLANE_GAMMA_ENABLE;
4629
4630         if (pipe == 0)
4631                 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4632         else
4633                 dspcntr |= DISPPLANE_SEL_PIPE_B;
4634
4635         if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
4636                 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4637                  * core speed.
4638                  *
4639                  * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4640                  * pipe == 0 check?
4641                  */
4642                 if (mode->clock >
4643                     dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
4644                         pipeconf |= PIPECONF_DOUBLE_WIDE;
4645                 else
4646                         pipeconf &= ~PIPECONF_DOUBLE_WIDE;
4647         }
4648
4649         /* default to 8bpc */
4650         pipeconf &= ~(PIPECONF_BPP_MASK | PIPECONF_DITHER_EN);
4651         if (is_dp) {
4652                 if (adjusted_mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
4653                         pipeconf |= PIPECONF_BPP_6 |
4654                                     PIPECONF_DITHER_EN |
4655                                     PIPECONF_DITHER_TYPE_SP;
4656                 }
4657         }
4658
4659         if (IS_VALLEYVIEW(dev) && intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
4660                 if (adjusted_mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
4661                         pipeconf |= PIPECONF_BPP_6 |
4662                                         PIPECONF_ENABLE |
4663                                         I965_PIPECONF_ACTIVE;
4664                 }
4665         }
4666
4667         DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
4668         drm_mode_debug_printmodeline(mode);
4669
4670         if (HAS_PIPE_CXSR(dev)) {
4671                 if (intel_crtc->lowfreq_avail) {
4672                         DRM_DEBUG_KMS("enabling CxSR downclocking\n");
4673                         pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
4674                 } else {
4675                         DRM_DEBUG_KMS("disabling CxSR downclocking\n");
4676                         pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4677                 }
4678         }
4679
4680         pipeconf &= ~PIPECONF_INTERLACE_MASK;
4681         if (!IS_GEN2(dev) &&
4682             adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
4683                 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4684         else
4685                 pipeconf |= PIPECONF_PROGRESSIVE;
4686
4687         intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
4688
4689         /* pipesrc and dspsize control the size that is scaled from,
4690          * which should always be the user's requested size.
4691          */
4692         I915_WRITE(DSPSIZE(plane),
4693                    ((mode->vdisplay - 1) << 16) |
4694                    (mode->hdisplay - 1));
4695         I915_WRITE(DSPPOS(plane), 0);
4696
4697         I915_WRITE(PIPECONF(pipe), pipeconf);
4698         POSTING_READ(PIPECONF(pipe));
4699         intel_enable_pipe(dev_priv, pipe, false);
4700
4701         intel_wait_for_vblank(dev, pipe);
4702
4703         I915_WRITE(DSPCNTR(plane), dspcntr);
4704         POSTING_READ(DSPCNTR(plane));
4705
4706         ret = intel_pipe_set_base(crtc, x, y, fb);
4707
4708         intel_update_watermarks(dev);
4709
4710         return ret;
4711 }
4712
4713 /*
4714  * Initialize reference clocks when the driver loads
4715  */
4716 void ironlake_init_pch_refclk(struct drm_device *dev)
4717 {
4718         struct drm_i915_private *dev_priv = dev->dev_private;
4719         struct drm_mode_config *mode_config = &dev->mode_config;
4720         struct intel_encoder *encoder;
4721         u32 temp;
4722         bool has_lvds = false;
4723         bool has_cpu_edp = false;
4724         bool has_pch_edp = false;
4725         bool has_panel = false;
4726         bool has_ck505 = false;
4727         bool can_ssc = false;
4728
4729         /* We need to take the global config into account */
4730         list_for_each_entry(encoder, &mode_config->encoder_list,
4731                             base.head) {
4732                 switch (encoder->type) {
4733                 case INTEL_OUTPUT_LVDS:
4734                         has_panel = true;
4735                         has_lvds = true;
4736                         break;
4737                 case INTEL_OUTPUT_EDP:
4738                         has_panel = true;
4739                         if (intel_encoder_is_pch_edp(&encoder->base))
4740                                 has_pch_edp = true;
4741                         else
4742                                 has_cpu_edp = true;
4743                         break;
4744                 }
4745         }
4746
4747         if (HAS_PCH_IBX(dev)) {
4748                 has_ck505 = dev_priv->display_clock_mode;
4749                 can_ssc = has_ck505;
4750         } else {
4751                 has_ck505 = false;
4752                 can_ssc = true;
4753         }
4754
4755         DRM_DEBUG_KMS("has_panel %d has_lvds %d has_pch_edp %d has_cpu_edp %d has_ck505 %d\n",
4756                       has_panel, has_lvds, has_pch_edp, has_cpu_edp,
4757                       has_ck505);
4758
4759         /* Ironlake: try to setup display ref clock before DPLL
4760          * enabling. This is only under driver's control after
4761          * PCH B stepping, previous chipset stepping should be
4762          * ignoring this setting.
4763          */
4764         temp = I915_READ(PCH_DREF_CONTROL);
4765         /* Always enable nonspread source */
4766         temp &= ~DREF_NONSPREAD_SOURCE_MASK;
4767
4768         if (has_ck505)
4769                 temp |= DREF_NONSPREAD_CK505_ENABLE;
4770         else
4771                 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
4772
4773         if (has_panel) {
4774                 temp &= ~DREF_SSC_SOURCE_MASK;
4775                 temp |= DREF_SSC_SOURCE_ENABLE;
4776
4777                 /* SSC must be turned on before enabling the CPU output  */
4778                 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
4779                         DRM_DEBUG_KMS("Using SSC on panel\n");
4780                         temp |= DREF_SSC1_ENABLE;
4781                 } else
4782                         temp &= ~DREF_SSC1_ENABLE;
4783
4784                 /* Get SSC going before enabling the outputs */
4785                 I915_WRITE(PCH_DREF_CONTROL, temp);
4786                 POSTING_READ(PCH_DREF_CONTROL);
4787                 udelay(200);
4788
4789                 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
4790
4791                 /* Enable CPU source on CPU attached eDP */
4792                 if (has_cpu_edp) {
4793                         if (intel_panel_use_ssc(dev_priv) && can_ssc) {
4794                                 DRM_DEBUG_KMS("Using SSC on eDP\n");
4795                                 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
4796                         }
4797                         else
4798                                 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
4799                 } else
4800                         temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
4801
4802                 I915_WRITE(PCH_DREF_CONTROL, temp);
4803                 POSTING_READ(PCH_DREF_CONTROL);
4804                 udelay(200);
4805         } else {
4806                 DRM_DEBUG_KMS("Disabling SSC entirely\n");
4807
4808                 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
4809
4810                 /* Turn off CPU output */
4811                 temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
4812
4813                 I915_WRITE(PCH_DREF_CONTROL, temp);
4814                 POSTING_READ(PCH_DREF_CONTROL);
4815                 udelay(200);
4816
4817                 /* Turn off the SSC source */
4818                 temp &= ~DREF_SSC_SOURCE_MASK;
4819                 temp |= DREF_SSC_SOURCE_DISABLE;
4820
4821                 /* Turn off SSC1 */
4822                 temp &= ~ DREF_SSC1_ENABLE;
4823
4824                 I915_WRITE(PCH_DREF_CONTROL, temp);
4825                 POSTING_READ(PCH_DREF_CONTROL);
4826                 udelay(200);
4827         }
4828 }
4829
4830 static int ironlake_get_refclk(struct drm_crtc *crtc)
4831 {
4832         struct drm_device *dev = crtc->dev;
4833         struct drm_i915_private *dev_priv = dev->dev_private;
4834         struct intel_encoder *encoder;
4835         struct intel_encoder *edp_encoder = NULL;
4836         int num_connectors = 0;
4837         bool is_lvds = false;
4838
4839         for_each_encoder_on_crtc(dev, crtc, encoder) {
4840                 switch (encoder->type) {
4841                 case INTEL_OUTPUT_LVDS:
4842                         is_lvds = true;
4843                         break;
4844                 case INTEL_OUTPUT_EDP:
4845                         edp_encoder = encoder;
4846                         break;
4847                 }
4848                 num_connectors++;
4849         }
4850
4851         if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
4852                 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
4853                               dev_priv->lvds_ssc_freq);
4854                 return dev_priv->lvds_ssc_freq * 1000;
4855         }
4856
4857         return 120000;
4858 }
4859
4860 static void ironlake_set_pipeconf(struct drm_crtc *crtc,
4861                                   struct drm_display_mode *adjusted_mode,
4862                                   bool dither)
4863 {
4864         struct drm_i915_private *dev_priv = crtc->dev->dev_private;
4865         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4866         int pipe = intel_crtc->pipe;
4867         uint32_t val;
4868
4869         val = I915_READ(PIPECONF(pipe));
4870
4871         val &= ~PIPE_BPC_MASK;
4872         switch (intel_crtc->bpp) {
4873         case 18:
4874                 val |= PIPE_6BPC;
4875                 break;
4876         case 24:
4877                 val |= PIPE_8BPC;
4878                 break;
4879         case 30:
4880                 val |= PIPE_10BPC;
4881                 break;
4882         case 36:
4883                 val |= PIPE_12BPC;
4884                 break;
4885         default:
4886                 /* Case prevented by intel_choose_pipe_bpp_dither. */
4887                 BUG();
4888         }
4889
4890         val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
4891         if (dither)
4892                 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
4893
4894         val &= ~PIPECONF_INTERLACE_MASK;
4895         if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
4896                 val |= PIPECONF_INTERLACED_ILK;
4897         else
4898                 val |= PIPECONF_PROGRESSIVE;
4899
4900         I915_WRITE(PIPECONF(pipe), val);
4901         POSTING_READ(PIPECONF(pipe));
4902 }
4903
4904 static void haswell_set_pipeconf(struct drm_crtc *crtc,
4905                                  struct drm_display_mode *adjusted_mode,
4906                                  bool dither)
4907 {
4908         struct drm_i915_private *dev_priv = crtc->dev->dev_private;
4909         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4910         enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
4911         uint32_t val;
4912
4913         val = I915_READ(PIPECONF(cpu_transcoder));
4914
4915         val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
4916         if (dither)
4917                 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
4918
4919         val &= ~PIPECONF_INTERLACE_MASK_HSW;
4920         if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
4921                 val |= PIPECONF_INTERLACED_ILK;
4922         else
4923                 val |= PIPECONF_PROGRESSIVE;
4924
4925         I915_WRITE(PIPECONF(cpu_transcoder), val);
4926         POSTING_READ(PIPECONF(cpu_transcoder));
4927 }
4928
4929 static bool ironlake_compute_clocks(struct drm_crtc *crtc,
4930                                     struct drm_display_mode *adjusted_mode,
4931                                     intel_clock_t *clock,
4932                                     bool *has_reduced_clock,
4933                                     intel_clock_t *reduced_clock)
4934 {
4935         struct drm_device *dev = crtc->dev;
4936         struct drm_i915_private *dev_priv = dev->dev_private;
4937         struct intel_encoder *intel_encoder;
4938         int refclk;
4939         const intel_limit_t *limit;
4940         bool ret, is_sdvo = false, is_tv = false, is_lvds = false;
4941
4942         for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
4943                 switch (intel_encoder->type) {
4944                 case INTEL_OUTPUT_LVDS:
4945                         is_lvds = true;
4946                         break;
4947                 case INTEL_OUTPUT_SDVO:
4948                 case INTEL_OUTPUT_HDMI:
4949                         is_sdvo = true;
4950                         if (intel_encoder->needs_tv_clock)
4951                                 is_tv = true;
4952                         break;
4953                 case INTEL_OUTPUT_TVOUT:
4954                         is_tv = true;
4955                         break;
4956                 }
4957         }
4958
4959         refclk = ironlake_get_refclk(crtc);
4960
4961         /*
4962          * Returns a set of divisors for the desired target clock with the given
4963          * refclk, or FALSE.  The returned values represent the clock equation:
4964          * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4965          */
4966         limit = intel_limit(crtc, refclk);
4967         ret = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
4968                               clock);
4969         if (!ret)
4970                 return false;
4971
4972         if (is_lvds && dev_priv->lvds_downclock_avail) {
4973                 /*
4974                  * Ensure we match the reduced clock's P to the target clock.
4975                  * If the clocks don't match, we can't switch the display clock
4976                  * by using the FP0/FP1. In such case we will disable the LVDS
4977                  * downclock feature.
4978                 */
4979                 *has_reduced_clock = limit->find_pll(limit, crtc,
4980                                                      dev_priv->lvds_downclock,
4981                                                      refclk,
4982                                                      clock,
4983                                                      reduced_clock);
4984         }
4985
4986         if (is_sdvo && is_tv)
4987                 i9xx_adjust_sdvo_tv_clock(adjusted_mode, clock);
4988
4989         return true;
4990 }
4991
4992 static void ironlake_set_m_n(struct drm_crtc *crtc,
4993                              struct drm_display_mode *mode,
4994                              struct drm_display_mode *adjusted_mode)
4995 {
4996         struct drm_device *dev = crtc->dev;
4997         struct drm_i915_private *dev_priv = dev->dev_private;
4998         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4999         enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
5000         struct intel_encoder *intel_encoder, *edp_encoder = NULL;
5001         struct fdi_m_n m_n = {0};
5002         int target_clock, pixel_multiplier, lane, link_bw;
5003         bool is_dp = false, is_cpu_edp = false;
5004
5005         for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5006                 switch (intel_encoder->type) {
5007                 case INTEL_OUTPUT_DISPLAYPORT:
5008                         is_dp = true;
5009                         break;
5010                 case INTEL_OUTPUT_EDP:
5011                         is_dp = true;
5012                         if (!intel_encoder_is_pch_edp(&intel_encoder->base))
5013                                 is_cpu_edp = true;
5014                         edp_encoder = intel_encoder;
5015                         break;
5016                 }
5017         }
5018
5019         /* FDI link */
5020         pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
5021         lane = 0;
5022         /* CPU eDP doesn't require FDI link, so just set DP M/N
5023            according to current link config */
5024         if (is_cpu_edp) {
5025                 intel_edp_link_config(edp_encoder, &lane, &link_bw);
5026         } else {
5027                 /* FDI is a binary signal running at ~2.7GHz, encoding
5028                  * each output octet as 10 bits. The actual frequency
5029                  * is stored as a divider into a 100MHz clock, and the
5030                  * mode pixel clock is stored in units of 1KHz.
5031                  * Hence the bw of each lane in terms of the mode signal
5032                  * is:
5033                  */
5034                 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
5035         }
5036
5037         /* [e]DP over FDI requires target mode clock instead of link clock. */
5038         if (edp_encoder)
5039                 target_clock = intel_edp_target_clock(edp_encoder, mode);
5040         else if (is_dp)
5041                 target_clock = mode->clock;
5042         else
5043                 target_clock = adjusted_mode->clock;
5044
5045         if (!lane) {
5046                 /*
5047                  * Account for spread spectrum to avoid
5048                  * oversubscribing the link. Max center spread
5049                  * is 2.5%; use 5% for safety's sake.
5050                  */
5051                 u32 bps = target_clock * intel_crtc->bpp * 21 / 20;
5052                 lane = bps / (link_bw * 8) + 1;
5053         }
5054
5055         intel_crtc->fdi_lanes = lane;
5056
5057         if (pixel_multiplier > 1)
5058                 link_bw *= pixel_multiplier;
5059         ironlake_compute_m_n(intel_crtc->bpp, lane, target_clock, link_bw,
5060                              &m_n);
5061
5062         I915_WRITE(PIPE_DATA_M1(cpu_transcoder), TU_SIZE(m_n.tu) | m_n.gmch_m);
5063         I915_WRITE(PIPE_DATA_N1(cpu_transcoder), m_n.gmch_n);
5064         I915_WRITE(PIPE_LINK_M1(cpu_transcoder), m_n.link_m);
5065         I915_WRITE(PIPE_LINK_N1(cpu_transcoder), m_n.link_n);
5066 }
5067
5068 static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
5069                                       struct drm_display_mode *adjusted_mode,
5070                                       intel_clock_t *clock, u32 fp)
5071 {
5072         struct drm_crtc *crtc = &intel_crtc->base;
5073         struct drm_device *dev = crtc->dev;
5074         struct drm_i915_private *dev_priv = dev->dev_private;
5075         struct intel_encoder *intel_encoder;
5076         uint32_t dpll;
5077         int factor, pixel_multiplier, num_connectors = 0;
5078         bool is_lvds = false, is_sdvo = false, is_tv = false;
5079         bool is_dp = false, is_cpu_edp = false;
5080
5081         for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5082                 switch (intel_encoder->type) {
5083                 case INTEL_OUTPUT_LVDS:
5084                         is_lvds = true;
5085                         break;
5086                 case INTEL_OUTPUT_SDVO:
5087                 case INTEL_OUTPUT_HDMI:
5088                         is_sdvo = true;
5089                         if (intel_encoder->needs_tv_clock)
5090                                 is_tv = true;
5091                         break;
5092                 case INTEL_OUTPUT_TVOUT:
5093                         is_tv = true;
5094                         break;
5095                 case INTEL_OUTPUT_DISPLAYPORT:
5096                         is_dp = true;
5097                         break;
5098                 case INTEL_OUTPUT_EDP:
5099                         is_dp = true;
5100                         if (!intel_encoder_is_pch_edp(&intel_encoder->base))
5101                                 is_cpu_edp = true;
5102                         break;
5103                 }
5104
5105                 num_connectors++;
5106         }
5107
5108         /* Enable autotuning of the PLL clock (if permissible) */
5109         factor = 21;
5110         if (is_lvds) {
5111                 if ((intel_panel_use_ssc(dev_priv) &&
5112                      dev_priv->lvds_ssc_freq == 100) ||
5113                     (I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP)
5114                         factor = 25;
5115         } else if (is_sdvo && is_tv)
5116                 factor = 20;
5117
5118         if (clock->m < factor * clock->n)
5119                 fp |= FP_CB_TUNE;
5120
5121         dpll = 0;
5122
5123         if (is_lvds)
5124                 dpll |= DPLLB_MODE_LVDS;
5125         else
5126                 dpll |= DPLLB_MODE_DAC_SERIAL;
5127         if (is_sdvo) {
5128                 pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
5129                 if (pixel_multiplier > 1) {
5130                         dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
5131                 }
5132                 dpll |= DPLL_DVO_HIGH_SPEED;
5133         }
5134         if (is_dp && !is_cpu_edp)
5135                 dpll |= DPLL_DVO_HIGH_SPEED;
5136
5137         /* compute bitmask from p1 value */
5138         dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5139         /* also FPA1 */
5140         dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5141
5142         switch (clock->p2) {
5143         case 5:
5144                 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5145                 break;
5146         case 7:
5147                 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5148                 break;
5149         case 10:
5150                 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5151                 break;
5152         case 14:
5153                 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5154                 break;
5155         }
5156
5157         if (is_sdvo && is_tv)
5158                 dpll |= PLL_REF_INPUT_TVCLKINBC;
5159         else if (is_tv)
5160                 /* XXX: just matching BIOS for now */
5161                 /*      dpll |= PLL_REF_INPUT_TVCLKINBC; */
5162                 dpll |= 3;
5163         else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5164                 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5165         else
5166                 dpll |= PLL_REF_INPUT_DREFCLK;
5167
5168         return dpll;
5169 }
5170
5171 static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
5172                                   struct drm_display_mode *mode,
5173                                   struct drm_display_mode *adjusted_mode,
5174                                   int x, int y,
5175                                   struct drm_framebuffer *fb)
5176 {
5177         struct drm_device *dev = crtc->dev;
5178         struct drm_i915_private *dev_priv = dev->dev_private;
5179         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5180         int pipe = intel_crtc->pipe;
5181         int plane = intel_crtc->plane;
5182         int num_connectors = 0;
5183         intel_clock_t clock, reduced_clock;
5184         u32 dpll, fp = 0, fp2 = 0;
5185         bool ok, has_reduced_clock = false;
5186         bool is_lvds = false, is_dp = false, is_cpu_edp = false;
5187         struct intel_encoder *encoder;
5188         u32 temp;
5189         int ret;
5190         bool dither;
5191
5192         for_each_encoder_on_crtc(dev, crtc, encoder) {
5193                 switch (encoder->type) {
5194                 case INTEL_OUTPUT_LVDS:
5195                         is_lvds = true;
5196                         break;
5197                 case INTEL_OUTPUT_DISPLAYPORT:
5198                         is_dp = true;
5199                         break;
5200                 case INTEL_OUTPUT_EDP:
5201                         is_dp = true;
5202                         if (!intel_encoder_is_pch_edp(&encoder->base))
5203                                 is_cpu_edp = true;
5204                         break;
5205                 }
5206
5207                 num_connectors++;
5208         }
5209
5210         WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
5211              "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
5212
5213         ok = ironlake_compute_clocks(crtc, adjusted_mode, &clock,
5214                                      &has_reduced_clock, &reduced_clock);
5215         if (!ok) {
5216                 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5217                 return -EINVAL;
5218         }
5219
5220         /* Ensure that the cursor is valid for the new mode before changing... */
5221         intel_crtc_update_cursor(crtc, true);
5222
5223         /* determine panel color depth */
5224         dither = intel_choose_pipe_bpp_dither(crtc, fb, &intel_crtc->bpp, mode);
5225         if (is_lvds && dev_priv->lvds_dither)
5226                 dither = true;
5227
5228         fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
5229         if (has_reduced_clock)
5230                 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
5231                         reduced_clock.m2;
5232
5233         dpll = ironlake_compute_dpll(intel_crtc, adjusted_mode, &clock, fp);
5234
5235         DRM_DEBUG_KMS("Mode for pipe %d:\n", pipe);
5236         drm_mode_debug_printmodeline(mode);
5237
5238         /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
5239         if (!is_cpu_edp) {
5240                 struct intel_pch_pll *pll;
5241
5242                 pll = intel_get_pch_pll(intel_crtc, dpll, fp);
5243                 if (pll == NULL) {
5244                         DRM_DEBUG_DRIVER("failed to find PLL for pipe %d\n",
5245                                          pipe);
5246                         return -EINVAL;
5247                 }
5248         } else
5249                 intel_put_pch_pll(intel_crtc);
5250
5251         /* The LVDS pin pair needs to be on before the DPLLs are enabled.
5252          * This is an exception to the general rule that mode_set doesn't turn
5253          * things on.
5254          */
5255         if (is_lvds) {
5256                 temp = I915_READ(PCH_LVDS);
5257                 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
5258                 if (HAS_PCH_CPT(dev)) {
5259                         temp &= ~PORT_TRANS_SEL_MASK;
5260                         temp |= PORT_TRANS_SEL_CPT(pipe);
5261                 } else {
5262                         if (pipe == 1)
5263                                 temp |= LVDS_PIPEB_SELECT;
5264                         else
5265                                 temp &= ~LVDS_PIPEB_SELECT;
5266                 }
5267
5268                 /* set the corresponsding LVDS_BORDER bit */
5269                 temp |= dev_priv->lvds_border_bits;
5270                 /* Set the B0-B3 data pairs corresponding to whether we're going to
5271                  * set the DPLLs for dual-channel mode or not.
5272                  */
5273                 if (clock.p2 == 7)
5274                         temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
5275                 else
5276                         temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
5277
5278                 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
5279                  * appropriately here, but we need to look more thoroughly into how
5280                  * panels behave in the two modes.
5281                  */
5282                 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
5283                 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
5284                         temp |= LVDS_HSYNC_POLARITY;
5285                 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
5286                         temp |= LVDS_VSYNC_POLARITY;
5287                 I915_WRITE(PCH_LVDS, temp);
5288         }
5289
5290         if (is_dp && !is_cpu_edp) {
5291                 intel_dp_set_m_n(crtc, mode, adjusted_mode);
5292         } else {
5293                 /* For non-DP output, clear any trans DP clock recovery setting.*/
5294                 I915_WRITE(TRANSDATA_M1(pipe), 0);
5295                 I915_WRITE(TRANSDATA_N1(pipe), 0);
5296                 I915_WRITE(TRANSDPLINK_M1(pipe), 0);
5297                 I915_WRITE(TRANSDPLINK_N1(pipe), 0);
5298         }
5299
5300         if (intel_crtc->pch_pll) {
5301                 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
5302
5303                 /* Wait for the clocks to stabilize. */
5304                 POSTING_READ(intel_crtc->pch_pll->pll_reg);
5305                 udelay(150);
5306
5307                 /* The pixel multiplier can only be updated once the
5308                  * DPLL is enabled and the clocks are stable.
5309                  *
5310                  * So write it again.
5311                  */
5312                 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
5313         }
5314
5315         intel_crtc->lowfreq_avail = false;
5316         if (intel_crtc->pch_pll) {
5317                 if (is_lvds && has_reduced_clock && i915_powersave) {
5318                         I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp2);
5319                         intel_crtc->lowfreq_avail = true;
5320                 } else {
5321                         I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp);
5322                 }
5323         }
5324
5325         intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
5326
5327         ironlake_set_m_n(crtc, mode, adjusted_mode);
5328
5329         if (is_cpu_edp)
5330                 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
5331
5332         ironlake_set_pipeconf(crtc, adjusted_mode, dither);
5333
5334         intel_wait_for_vblank(dev, pipe);
5335
5336         /* Set up the display plane register */
5337         I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
5338         POSTING_READ(DSPCNTR(plane));
5339
5340         ret = intel_pipe_set_base(crtc, x, y, fb);
5341
5342         intel_update_watermarks(dev);
5343
5344         intel_update_linetime_watermarks(dev, pipe, adjusted_mode);
5345
5346         return ret;
5347 }
5348
5349 static int haswell_crtc_mode_set(struct drm_crtc *crtc,
5350                                  struct drm_display_mode *mode,
5351                                  struct drm_display_mode *adjusted_mode,
5352                                  int x, int y,
5353                                  struct drm_framebuffer *fb)
5354 {
5355         struct drm_device *dev = crtc->dev;
5356         struct drm_i915_private *dev_priv = dev->dev_private;
5357         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5358         int pipe = intel_crtc->pipe;
5359         int plane = intel_crtc->plane;
5360         int num_connectors = 0;
5361         intel_clock_t clock, reduced_clock;
5362         u32 dpll = 0, fp = 0, fp2 = 0;
5363         bool ok, has_reduced_clock = false;
5364         bool is_lvds = false, is_dp = false, is_cpu_edp = false;
5365         struct intel_encoder *encoder;
5366         u32 temp;
5367         int ret;
5368         bool dither;
5369
5370         for_each_encoder_on_crtc(dev, crtc, encoder) {
5371                 switch (encoder->type) {
5372                 case INTEL_OUTPUT_LVDS:
5373                         is_lvds = true;
5374                         break;
5375                 case INTEL_OUTPUT_DISPLAYPORT:
5376                         is_dp = true;
5377                         break;
5378                 case INTEL_OUTPUT_EDP:
5379                         is_dp = true;
5380                         if (!intel_encoder_is_pch_edp(&encoder->base))
5381                                 is_cpu_edp = true;
5382                         break;
5383                 }
5384
5385                 num_connectors++;
5386         }
5387
5388         if (is_cpu_edp)
5389                 intel_crtc->cpu_transcoder = TRANSCODER_EDP;
5390         else
5391                 intel_crtc->cpu_transcoder = pipe;
5392
5393         /* We are not sure yet this won't happen. */
5394         WARN(!HAS_PCH_LPT(dev), "Unexpected PCH type %d\n",
5395              INTEL_PCH_TYPE(dev));
5396
5397         WARN(num_connectors != 1, "%d connectors attached to pipe %c\n",
5398              num_connectors, pipe_name(pipe));
5399
5400         WARN_ON(I915_READ(PIPECONF(intel_crtc->cpu_transcoder)) &
5401                 (PIPECONF_ENABLE | I965_PIPECONF_ACTIVE));
5402
5403         WARN_ON(I915_READ(DSPCNTR(plane)) & DISPLAY_PLANE_ENABLE);
5404
5405         if (!intel_ddi_pll_mode_set(crtc, adjusted_mode->clock))
5406                 return -EINVAL;
5407
5408         if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
5409                 ok = ironlake_compute_clocks(crtc, adjusted_mode, &clock,
5410                                              &has_reduced_clock,
5411                                              &reduced_clock);
5412                 if (!ok) {
5413                         DRM_ERROR("Couldn't find PLL settings for mode!\n");
5414                         return -EINVAL;
5415                 }
5416         }
5417
5418         /* Ensure that the cursor is valid for the new mode before changing... */
5419         intel_crtc_update_cursor(crtc, true);
5420
5421         /* determine panel color depth */
5422         dither = intel_choose_pipe_bpp_dither(crtc, fb, &intel_crtc->bpp, mode);
5423         if (is_lvds && dev_priv->lvds_dither)
5424                 dither = true;
5425
5426         DRM_DEBUG_KMS("Mode for pipe %d:\n", pipe);
5427         drm_mode_debug_printmodeline(mode);
5428
5429         if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
5430                 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
5431                 if (has_reduced_clock)
5432                         fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
5433                               reduced_clock.m2;
5434
5435                 dpll = ironlake_compute_dpll(intel_crtc, adjusted_mode, &clock,
5436                                              fp);
5437
5438                 /* CPU eDP is the only output that doesn't need a PCH PLL of its
5439                  * own on pre-Haswell/LPT generation */
5440                 if (!is_cpu_edp) {
5441                         struct intel_pch_pll *pll;
5442
5443                         pll = intel_get_pch_pll(intel_crtc, dpll, fp);
5444                         if (pll == NULL) {
5445                                 DRM_DEBUG_DRIVER("failed to find PLL for pipe %d\n",
5446                                                  pipe);
5447                                 return -EINVAL;
5448                         }
5449                 } else
5450                         intel_put_pch_pll(intel_crtc);
5451
5452                 /* The LVDS pin pair needs to be on before the DPLLs are
5453                  * enabled.  This is an exception to the general rule that
5454                  * mode_set doesn't turn things on.
5455                  */
5456                 if (is_lvds) {
5457                         temp = I915_READ(PCH_LVDS);
5458                         temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
5459                         if (HAS_PCH_CPT(dev)) {
5460                                 temp &= ~PORT_TRANS_SEL_MASK;
5461                                 temp |= PORT_TRANS_SEL_CPT(pipe);
5462                         } else {
5463                                 if (pipe == 1)
5464                                         temp |= LVDS_PIPEB_SELECT;
5465                                 else
5466                                         temp &= ~LVDS_PIPEB_SELECT;
5467                         }
5468
5469                         /* set the corresponsding LVDS_BORDER bit */
5470                         temp |= dev_priv->lvds_border_bits;
5471                         /* Set the B0-B3 data pairs corresponding to whether
5472                          * we're going to set the DPLLs for dual-channel mode or
5473                          * not.
5474                          */
5475                         if (clock.p2 == 7)
5476                                 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
5477                         else
5478                                 temp &= ~(LVDS_B0B3_POWER_UP |
5479                                           LVDS_CLKB_POWER_UP);
5480
5481                         /* It would be nice to set 24 vs 18-bit mode
5482                          * (LVDS_A3_POWER_UP) appropriately here, but we need to
5483                          * look more thoroughly into how panels behave in the
5484                          * two modes.
5485                          */
5486                         temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
5487                         if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
5488                                 temp |= LVDS_HSYNC_POLARITY;
5489                         if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
5490                                 temp |= LVDS_VSYNC_POLARITY;
5491                         I915_WRITE(PCH_LVDS, temp);
5492                 }
5493         }
5494
5495         if (is_dp && !is_cpu_edp) {
5496                 intel_dp_set_m_n(crtc, mode, adjusted_mode);
5497         } else {
5498                 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
5499                         /* For non-DP output, clear any trans DP clock recovery
5500                          * setting.*/
5501                         I915_WRITE(TRANSDATA_M1(pipe), 0);
5502                         I915_WRITE(TRANSDATA_N1(pipe), 0);
5503                         I915_WRITE(TRANSDPLINK_M1(pipe), 0);
5504                         I915_WRITE(TRANSDPLINK_N1(pipe), 0);
5505                 }
5506         }
5507
5508         intel_crtc->lowfreq_avail = false;
5509         if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
5510                 if (intel_crtc->pch_pll) {
5511                         I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
5512
5513                         /* Wait for the clocks to stabilize. */
5514                         POSTING_READ(intel_crtc->pch_pll->pll_reg);
5515                         udelay(150);
5516
5517                         /* The pixel multiplier can only be updated once the
5518                          * DPLL is enabled and the clocks are stable.
5519                          *
5520                          * So write it again.
5521                          */
5522                         I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
5523                 }
5524
5525                 if (intel_crtc->pch_pll) {
5526                         if (is_lvds && has_reduced_clock && i915_powersave) {
5527                                 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp2);
5528                                 intel_crtc->lowfreq_avail = true;
5529                         } else {
5530                                 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp);
5531                         }
5532                 }
5533         }
5534
5535         intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
5536
5537         if (!is_dp || is_cpu_edp)
5538                 ironlake_set_m_n(crtc, mode, adjusted_mode);
5539
5540         if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5541                 if (is_cpu_edp)
5542                         ironlake_set_pll_edp(crtc, adjusted_mode->clock);
5543
5544         haswell_set_pipeconf(crtc, adjusted_mode, dither);
5545
5546         /* Set up the display plane register */
5547         I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
5548         POSTING_READ(DSPCNTR(plane));
5549
5550         ret = intel_pipe_set_base(crtc, x, y, fb);
5551
5552         intel_update_watermarks(dev);
5553
5554         intel_update_linetime_watermarks(dev, pipe, adjusted_mode);
5555
5556         return ret;
5557 }
5558
5559 static int intel_crtc_mode_set(struct drm_crtc *crtc,
5560                                struct drm_display_mode *mode,
5561                                struct drm_display_mode *adjusted_mode,
5562                                int x, int y,
5563                                struct drm_framebuffer *fb)
5564 {
5565         struct drm_device *dev = crtc->dev;
5566         struct drm_i915_private *dev_priv = dev->dev_private;
5567         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5568         int pipe = intel_crtc->pipe;
5569         int ret;
5570
5571         drm_vblank_pre_modeset(dev, pipe);
5572
5573         ret = dev_priv->display.crtc_mode_set(crtc, mode, adjusted_mode,
5574                                               x, y, fb);
5575         drm_vblank_post_modeset(dev, pipe);
5576
5577         return ret;
5578 }
5579
5580 static bool intel_eld_uptodate(struct drm_connector *connector,
5581                                int reg_eldv, uint32_t bits_eldv,
5582                                int reg_elda, uint32_t bits_elda,
5583                                int reg_edid)
5584 {
5585         struct drm_i915_private *dev_priv = connector->dev->dev_private;
5586         uint8_t *eld = connector->eld;
5587         uint32_t i;
5588
5589         i = I915_READ(reg_eldv);
5590         i &= bits_eldv;
5591
5592         if (!eld[0])
5593                 return !i;
5594
5595         if (!i)
5596                 return false;
5597
5598         i = I915_READ(reg_elda);
5599         i &= ~bits_elda;
5600         I915_WRITE(reg_elda, i);
5601
5602         for (i = 0; i < eld[2]; i++)
5603                 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
5604                         return false;
5605
5606         return true;
5607 }
5608
5609 static void g4x_write_eld(struct drm_connector *connector,
5610                           struct drm_crtc *crtc)
5611 {
5612         struct drm_i915_private *dev_priv = connector->dev->dev_private;
5613         uint8_t *eld = connector->eld;
5614         uint32_t eldv;
5615         uint32_t len;
5616         uint32_t i;
5617
5618         i = I915_READ(G4X_AUD_VID_DID);
5619
5620         if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
5621                 eldv = G4X_ELDV_DEVCL_DEVBLC;
5622         else
5623                 eldv = G4X_ELDV_DEVCTG;
5624
5625         if (intel_eld_uptodate(connector,
5626                                G4X_AUD_CNTL_ST, eldv,
5627                                G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
5628                                G4X_HDMIW_HDMIEDID))
5629                 return;
5630
5631         i = I915_READ(G4X_AUD_CNTL_ST);
5632         i &= ~(eldv | G4X_ELD_ADDR);
5633         len = (i >> 9) & 0x1f;          /* ELD buffer size */
5634         I915_WRITE(G4X_AUD_CNTL_ST, i);
5635
5636         if (!eld[0])
5637                 return;
5638
5639         len = min_t(uint8_t, eld[2], len);
5640         DRM_DEBUG_DRIVER("ELD size %d\n", len);
5641         for (i = 0; i < len; i++)
5642                 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
5643
5644         i = I915_READ(G4X_AUD_CNTL_ST);
5645         i |= eldv;
5646         I915_WRITE(G4X_AUD_CNTL_ST, i);
5647 }
5648
5649 static void haswell_write_eld(struct drm_connector *connector,
5650                                      struct drm_crtc *crtc)
5651 {
5652         struct drm_i915_private *dev_priv = connector->dev->dev_private;
5653         uint8_t *eld = connector->eld;
5654         struct drm_device *dev = crtc->dev;
5655         uint32_t eldv;
5656         uint32_t i;
5657         int len;
5658         int pipe = to_intel_crtc(crtc)->pipe;
5659         int tmp;
5660
5661         int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
5662         int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
5663         int aud_config = HSW_AUD_CFG(pipe);
5664         int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
5665
5666
5667         DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
5668
5669         /* Audio output enable */
5670         DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
5671         tmp = I915_READ(aud_cntrl_st2);
5672         tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
5673         I915_WRITE(aud_cntrl_st2, tmp);
5674
5675         /* Wait for 1 vertical blank */
5676         intel_wait_for_vblank(dev, pipe);
5677
5678         /* Set ELD valid state */
5679         tmp = I915_READ(aud_cntrl_st2);
5680         DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%8x\n", tmp);
5681         tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
5682         I915_WRITE(aud_cntrl_st2, tmp);
5683         tmp = I915_READ(aud_cntrl_st2);
5684         DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%8x\n", tmp);
5685
5686         /* Enable HDMI mode */
5687         tmp = I915_READ(aud_config);
5688         DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%8x\n", tmp);
5689         /* clear N_programing_enable and N_value_index */
5690         tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
5691         I915_WRITE(aud_config, tmp);
5692
5693         DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
5694
5695         eldv = AUDIO_ELD_VALID_A << (pipe * 4);
5696
5697         if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
5698                 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
5699                 eld[5] |= (1 << 2);     /* Conn_Type, 0x1 = DisplayPort */
5700                 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
5701         } else
5702                 I915_WRITE(aud_config, 0);
5703
5704         if (intel_eld_uptodate(connector,
5705                                aud_cntrl_st2, eldv,
5706                                aud_cntl_st, IBX_ELD_ADDRESS,
5707                                hdmiw_hdmiedid))
5708                 return;
5709
5710         i = I915_READ(aud_cntrl_st2);
5711         i &= ~eldv;
5712         I915_WRITE(aud_cntrl_st2, i);
5713
5714         if (!eld[0])
5715                 return;
5716
5717         i = I915_READ(aud_cntl_st);
5718         i &= ~IBX_ELD_ADDRESS;
5719         I915_WRITE(aud_cntl_st, i);
5720         i = (i >> 29) & DIP_PORT_SEL_MASK;              /* DIP_Port_Select, 0x1 = PortB */
5721         DRM_DEBUG_DRIVER("port num:%d\n", i);
5722
5723         len = min_t(uint8_t, eld[2], 21);       /* 84 bytes of hw ELD buffer */
5724         DRM_DEBUG_DRIVER("ELD size %d\n", len);
5725         for (i = 0; i < len; i++)
5726                 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
5727
5728         i = I915_READ(aud_cntrl_st2);
5729         i |= eldv;
5730         I915_WRITE(aud_cntrl_st2, i);
5731
5732 }
5733
5734 static void ironlake_write_eld(struct drm_connector *connector,
5735                                      struct drm_crtc *crtc)
5736 {
5737         struct drm_i915_private *dev_priv = connector->dev->dev_private;
5738         uint8_t *eld = connector->eld;
5739         uint32_t eldv;
5740         uint32_t i;
5741         int len;
5742         int hdmiw_hdmiedid;
5743         int aud_config;
5744         int aud_cntl_st;
5745         int aud_cntrl_st2;
5746         int pipe = to_intel_crtc(crtc)->pipe;
5747
5748         if (HAS_PCH_IBX(connector->dev)) {
5749                 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
5750                 aud_config = IBX_AUD_CFG(pipe);
5751                 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
5752                 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
5753         } else {
5754                 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
5755                 aud_config = CPT_AUD_CFG(pipe);
5756                 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
5757                 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
5758         }
5759
5760         DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
5761
5762         i = I915_READ(aud_cntl_st);
5763         i = (i >> 29) & DIP_PORT_SEL_MASK;              /* DIP_Port_Select, 0x1 = PortB */
5764         if (!i) {
5765                 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
5766                 /* operate blindly on all ports */
5767                 eldv = IBX_ELD_VALIDB;
5768                 eldv |= IBX_ELD_VALIDB << 4;
5769                 eldv |= IBX_ELD_VALIDB << 8;
5770         } else {
5771                 DRM_DEBUG_DRIVER("ELD on port %c\n", 'A' + i);
5772                 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
5773         }
5774
5775         if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
5776                 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
5777                 eld[5] |= (1 << 2);     /* Conn_Type, 0x1 = DisplayPort */
5778                 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
5779         } else
5780                 I915_WRITE(aud_config, 0);
5781
5782         if (intel_eld_uptodate(connector,
5783                                aud_cntrl_st2, eldv,
5784                                aud_cntl_st, IBX_ELD_ADDRESS,
5785                                hdmiw_hdmiedid))
5786                 return;
5787
5788         i = I915_READ(aud_cntrl_st2);
5789         i &= ~eldv;
5790         I915_WRITE(aud_cntrl_st2, i);
5791
5792         if (!eld[0])
5793                 return;
5794
5795         i = I915_READ(aud_cntl_st);
5796         i &= ~IBX_ELD_ADDRESS;
5797         I915_WRITE(aud_cntl_st, i);
5798
5799         len = min_t(uint8_t, eld[2], 21);       /* 84 bytes of hw ELD buffer */
5800         DRM_DEBUG_DRIVER("ELD size %d\n", len);
5801         for (i = 0; i < len; i++)
5802                 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
5803
5804         i = I915_READ(aud_cntrl_st2);
5805         i |= eldv;
5806         I915_WRITE(aud_cntrl_st2, i);
5807 }
5808
5809 void intel_write_eld(struct drm_encoder *encoder,
5810                      struct drm_display_mode *mode)
5811 {
5812         struct drm_crtc *crtc = encoder->crtc;
5813         struct drm_connector *connector;
5814         struct drm_device *dev = encoder->dev;
5815         struct drm_i915_private *dev_priv = dev->dev_private;
5816
5817         connector = drm_select_eld(encoder, mode);
5818         if (!connector)
5819                 return;
5820
5821         DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
5822                          connector->base.id,
5823                          drm_get_connector_name(connector),
5824                          connector->encoder->base.id,
5825                          drm_get_encoder_name(connector->encoder));
5826
5827         connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
5828
5829         if (dev_priv->display.write_eld)
5830                 dev_priv->display.write_eld(connector, crtc);
5831 }
5832
5833 /** Loads the palette/gamma unit for the CRTC with the prepared values */
5834 void intel_crtc_load_lut(struct drm_crtc *crtc)
5835 {
5836         struct drm_device *dev = crtc->dev;
5837         struct drm_i915_private *dev_priv = dev->dev_private;
5838         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5839         int palreg = PALETTE(intel_crtc->pipe);
5840         int i;
5841
5842         /* The clocks have to be on to load the palette. */
5843         if (!crtc->enabled || !intel_crtc->active)
5844                 return;
5845
5846         /* use legacy palette for Ironlake */
5847         if (HAS_PCH_SPLIT(dev))
5848                 palreg = LGC_PALETTE(intel_crtc->pipe);
5849
5850         for (i = 0; i < 256; i++) {
5851                 I915_WRITE(palreg + 4 * i,
5852                            (intel_crtc->lut_r[i] << 16) |
5853                            (intel_crtc->lut_g[i] << 8) |
5854                            intel_crtc->lut_b[i]);
5855         }
5856 }
5857
5858 static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
5859 {
5860         struct drm_device *dev = crtc->dev;
5861         struct drm_i915_private *dev_priv = dev->dev_private;
5862         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5863         bool visible = base != 0;
5864         u32 cntl;
5865
5866         if (intel_crtc->cursor_visible == visible)
5867                 return;
5868
5869         cntl = I915_READ(_CURACNTR);
5870         if (visible) {
5871                 /* On these chipsets we can only modify the base whilst
5872                  * the cursor is disabled.
5873                  */
5874                 I915_WRITE(_CURABASE, base);
5875
5876                 cntl &= ~(CURSOR_FORMAT_MASK);
5877                 /* XXX width must be 64, stride 256 => 0x00 << 28 */
5878                 cntl |= CURSOR_ENABLE |
5879                         CURSOR_GAMMA_ENABLE |
5880                         CURSOR_FORMAT_ARGB;
5881         } else
5882                 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
5883         I915_WRITE(_CURACNTR, cntl);
5884
5885         intel_crtc->cursor_visible = visible;
5886 }
5887
5888 static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
5889 {
5890         struct drm_device *dev = crtc->dev;
5891         struct drm_i915_private *dev_priv = dev->dev_private;
5892         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5893         int pipe = intel_crtc->pipe;
5894         bool visible = base != 0;
5895
5896         if (intel_crtc->cursor_visible != visible) {
5897                 uint32_t cntl = I915_READ(CURCNTR(pipe));
5898                 if (base) {
5899                         cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
5900                         cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
5901                         cntl |= pipe << 28; /* Connect to correct pipe */
5902                 } else {
5903                         cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
5904                         cntl |= CURSOR_MODE_DISABLE;
5905                 }
5906                 I915_WRITE(CURCNTR(pipe), cntl);
5907
5908                 intel_crtc->cursor_visible = visible;
5909         }
5910         /* and commit changes on next vblank */
5911         I915_WRITE(CURBASE(pipe), base);
5912 }
5913
5914 static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
5915 {
5916         struct drm_device *dev = crtc->dev;
5917         struct drm_i915_private *dev_priv = dev->dev_private;
5918         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5919         int pipe = intel_crtc->pipe;
5920         bool visible = base != 0;
5921
5922         if (intel_crtc->cursor_visible != visible) {
5923                 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
5924                 if (base) {
5925                         cntl &= ~CURSOR_MODE;
5926                         cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
5927                 } else {
5928                         cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
5929                         cntl |= CURSOR_MODE_DISABLE;
5930                 }
5931                 I915_WRITE(CURCNTR_IVB(pipe), cntl);
5932
5933                 intel_crtc->cursor_visible = visible;
5934         }
5935         /* and commit changes on next vblank */
5936         I915_WRITE(CURBASE_IVB(pipe), base);
5937 }
5938
5939 /* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
5940 static void intel_crtc_update_cursor(struct drm_crtc *crtc,
5941                                      bool on)
5942 {
5943         struct drm_device *dev = crtc->dev;
5944         struct drm_i915_private *dev_priv = dev->dev_private;
5945         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5946         int pipe = intel_crtc->pipe;
5947         int x = intel_crtc->cursor_x;
5948         int y = intel_crtc->cursor_y;
5949         u32 base, pos;
5950         bool visible;
5951
5952         pos = 0;
5953
5954         if (on && crtc->enabled && crtc->fb) {
5955                 base = intel_crtc->cursor_addr;
5956                 if (x > (int) crtc->fb->width)
5957                         base = 0;
5958
5959                 if (y > (int) crtc->fb->height)
5960                         base = 0;
5961         } else
5962                 base = 0;
5963
5964         if (x < 0) {
5965                 if (x + intel_crtc->cursor_width < 0)
5966                         base = 0;
5967
5968                 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
5969                 x = -x;
5970         }
5971         pos |= x << CURSOR_X_SHIFT;
5972
5973         if (y < 0) {
5974                 if (y + intel_crtc->cursor_height < 0)
5975                         base = 0;
5976
5977                 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
5978                 y = -y;
5979         }
5980         pos |= y << CURSOR_Y_SHIFT;
5981
5982         visible = base != 0;
5983         if (!visible && !intel_crtc->cursor_visible)
5984                 return;
5985
5986         if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
5987                 I915_WRITE(CURPOS_IVB(pipe), pos);
5988                 ivb_update_cursor(crtc, base);
5989         } else {
5990                 I915_WRITE(CURPOS(pipe), pos);
5991                 if (IS_845G(dev) || IS_I865G(dev))
5992                         i845_update_cursor(crtc, base);
5993                 else
5994                         i9xx_update_cursor(crtc, base);
5995         }
5996 }
5997
5998 static int intel_crtc_cursor_set(struct drm_crtc *crtc,
5999                                  struct drm_file *file,
6000                                  uint32_t handle,
6001                                  uint32_t width, uint32_t height)
6002 {
6003         struct drm_device *dev = crtc->dev;
6004         struct drm_i915_private *dev_priv = dev->dev_private;
6005         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6006         struct drm_i915_gem_object *obj;
6007         uint32_t addr;
6008         int ret;
6009
6010         /* if we want to turn off the cursor ignore width and height */
6011         if (!handle) {
6012                 DRM_DEBUG_KMS("cursor off\n");
6013                 addr = 0;
6014                 obj = NULL;
6015                 mutex_lock(&dev->struct_mutex);
6016                 goto finish;
6017         }
6018
6019         /* Currently we only support 64x64 cursors */
6020         if (width != 64 || height != 64) {
6021                 DRM_ERROR("we currently only support 64x64 cursors\n");
6022                 return -EINVAL;
6023         }
6024
6025         obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
6026         if (&obj->base == NULL)
6027                 return -ENOENT;
6028
6029         if (obj->base.size < width * height * 4) {
6030                 DRM_ERROR("buffer is to small\n");
6031                 ret = -ENOMEM;
6032                 goto fail;
6033         }
6034
6035         /* we only need to pin inside GTT if cursor is non-phy */
6036         mutex_lock(&dev->struct_mutex);
6037         if (!dev_priv->info->cursor_needs_physical) {
6038                 if (obj->tiling_mode) {
6039                         DRM_ERROR("cursor cannot be tiled\n");
6040                         ret = -EINVAL;
6041                         goto fail_locked;
6042                 }
6043
6044                 ret = i915_gem_object_pin_to_display_plane(obj, 0, NULL);
6045                 if (ret) {
6046                         DRM_ERROR("failed to move cursor bo into the GTT\n");
6047                         goto fail_locked;
6048                 }
6049
6050                 ret = i915_gem_object_put_fence(obj);
6051                 if (ret) {
6052                         DRM_ERROR("failed to release fence for cursor");
6053                         goto fail_unpin;
6054                 }
6055
6056                 addr = obj->gtt_offset;
6057         } else {
6058                 int align = IS_I830(dev) ? 16 * 1024 : 256;
6059                 ret = i915_gem_attach_phys_object(dev, obj,
6060                                                   (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
6061                                                   align);
6062                 if (ret) {
6063                         DRM_ERROR("failed to attach phys object\n");
6064                         goto fail_locked;
6065                 }
6066                 addr = obj->phys_obj->handle->busaddr;
6067         }
6068
6069         if (IS_GEN2(dev))
6070                 I915_WRITE(CURSIZE, (height << 12) | width);
6071
6072  finish:
6073         if (intel_crtc->cursor_bo) {
6074                 if (dev_priv->info->cursor_needs_physical) {
6075                         if (intel_crtc->cursor_bo != obj)
6076                                 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
6077                 } else
6078                         i915_gem_object_unpin(intel_crtc->cursor_bo);
6079                 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
6080         }
6081
6082         mutex_unlock(&dev->struct_mutex);
6083
6084         intel_crtc->cursor_addr = addr;
6085         intel_crtc->cursor_bo = obj;
6086         intel_crtc->cursor_width = width;
6087         intel_crtc->cursor_height = height;
6088
6089         intel_crtc_update_cursor(crtc, true);
6090
6091         return 0;
6092 fail_unpin:
6093         i915_gem_object_unpin(obj);
6094 fail_locked:
6095         mutex_unlock(&dev->struct_mutex);
6096 fail:
6097         drm_gem_object_unreference_unlocked(&obj->base);
6098         return ret;
6099 }
6100
6101 static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
6102 {
6103         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6104
6105         intel_crtc->cursor_x = x;
6106         intel_crtc->cursor_y = y;
6107
6108         intel_crtc_update_cursor(crtc, true);
6109
6110         return 0;
6111 }
6112
6113 /** Sets the color ramps on behalf of RandR */
6114 void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
6115                                  u16 blue, int regno)
6116 {
6117         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6118
6119         intel_crtc->lut_r[regno] = red >> 8;
6120         intel_crtc->lut_g[regno] = green >> 8;
6121         intel_crtc->lut_b[regno] = blue >> 8;
6122 }
6123
6124 void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
6125                              u16 *blue, int regno)
6126 {
6127         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6128
6129         *red = intel_crtc->lut_r[regno] << 8;
6130         *green = intel_crtc->lut_g[regno] << 8;
6131         *blue = intel_crtc->lut_b[regno] << 8;
6132 }
6133
6134 static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
6135                                  u16 *blue, uint32_t start, uint32_t size)
6136 {
6137         int end = (start + size > 256) ? 256 : start + size, i;
6138         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6139
6140         for (i = start; i < end; i++) {
6141                 intel_crtc->lut_r[i] = red[i] >> 8;
6142                 intel_crtc->lut_g[i] = green[i] >> 8;
6143                 intel_crtc->lut_b[i] = blue[i] >> 8;
6144         }
6145
6146         intel_crtc_load_lut(crtc);
6147 }
6148
6149 /**
6150  * Get a pipe with a simple mode set on it for doing load-based monitor
6151  * detection.
6152  *
6153  * It will be up to the load-detect code to adjust the pipe as appropriate for
6154  * its requirements.  The pipe will be connected to no other encoders.
6155  *
6156  * Currently this code will only succeed if there is a pipe with no encoders
6157  * configured for it.  In the future, it could choose to temporarily disable
6158  * some outputs to free up a pipe for its use.
6159  *
6160  * \return crtc, or NULL if no pipes are available.
6161  */
6162
6163 /* VESA 640x480x72Hz mode to set on the pipe */
6164 static struct drm_display_mode load_detect_mode = {
6165         DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
6166                  704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
6167 };
6168
6169 static struct drm_framebuffer *
6170 intel_framebuffer_create(struct drm_device *dev,
6171                          struct drm_mode_fb_cmd2 *mode_cmd,
6172                          struct drm_i915_gem_object *obj)
6173 {
6174         struct intel_framebuffer *intel_fb;
6175         int ret;
6176
6177         intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
6178         if (!intel_fb) {
6179                 drm_gem_object_unreference_unlocked(&obj->base);
6180                 return ERR_PTR(-ENOMEM);
6181         }
6182
6183         ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
6184         if (ret) {
6185                 drm_gem_object_unreference_unlocked(&obj->base);
6186                 kfree(intel_fb);
6187                 return ERR_PTR(ret);
6188         }
6189
6190         return &intel_fb->base;
6191 }
6192
6193 static u32
6194 intel_framebuffer_pitch_for_width(int width, int bpp)
6195 {
6196         u32 pitch = DIV_ROUND_UP(width * bpp, 8);
6197         return ALIGN(pitch, 64);
6198 }
6199
6200 static u32
6201 intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
6202 {
6203         u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
6204         return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
6205 }
6206
6207 static struct drm_framebuffer *
6208 intel_framebuffer_create_for_mode(struct drm_device *dev,
6209                                   struct drm_display_mode *mode,
6210                                   int depth, int bpp)
6211 {
6212         struct drm_i915_gem_object *obj;
6213         struct drm_mode_fb_cmd2 mode_cmd;
6214
6215         obj = i915_gem_alloc_object(dev,
6216                                     intel_framebuffer_size_for_mode(mode, bpp));
6217         if (obj == NULL)
6218                 return ERR_PTR(-ENOMEM);
6219
6220         mode_cmd.width = mode->hdisplay;
6221         mode_cmd.height = mode->vdisplay;
6222         mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
6223                                                                 bpp);
6224         mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
6225
6226         return intel_framebuffer_create(dev, &mode_cmd, obj);
6227 }
6228
6229 static struct drm_framebuffer *
6230 mode_fits_in_fbdev(struct drm_device *dev,
6231                    struct drm_display_mode *mode)
6232 {
6233         struct drm_i915_private *dev_priv = dev->dev_private;
6234         struct drm_i915_gem_object *obj;
6235         struct drm_framebuffer *fb;
6236
6237         if (dev_priv->fbdev == NULL)
6238                 return NULL;
6239
6240         obj = dev_priv->fbdev->ifb.obj;
6241         if (obj == NULL)
6242                 return NULL;
6243
6244         fb = &dev_priv->fbdev->ifb.base;
6245         if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
6246                                                                fb->bits_per_pixel))
6247                 return NULL;
6248
6249         if (obj->base.size < mode->vdisplay * fb->pitches[0])
6250                 return NULL;
6251
6252         return fb;
6253 }
6254
6255 bool intel_get_load_detect_pipe(struct drm_connector *connector,
6256                                 struct drm_display_mode *mode,
6257                                 struct intel_load_detect_pipe *old)
6258 {
6259         struct intel_crtc *intel_crtc;
6260         struct intel_encoder *intel_encoder =
6261                 intel_attached_encoder(connector);
6262         struct drm_crtc *possible_crtc;
6263         struct drm_encoder *encoder = &intel_encoder->base;
6264         struct drm_crtc *crtc = NULL;
6265         struct drm_device *dev = encoder->dev;
6266         struct drm_framebuffer *fb;
6267         int i = -1;
6268
6269         DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6270                       connector->base.id, drm_get_connector_name(connector),
6271                       encoder->base.id, drm_get_encoder_name(encoder));
6272
6273         /*
6274          * Algorithm gets a little messy:
6275          *
6276          *   - if the connector already has an assigned crtc, use it (but make
6277          *     sure it's on first)
6278          *
6279          *   - try to find the first unused crtc that can drive this connector,
6280          *     and use that if we find one
6281          */
6282
6283         /* See if we already have a CRTC for this connector */
6284         if (encoder->crtc) {
6285                 crtc = encoder->crtc;
6286
6287                 old->dpms_mode = connector->dpms;
6288                 old->load_detect_temp = false;
6289
6290                 /* Make sure the crtc and connector are running */
6291                 if (connector->dpms != DRM_MODE_DPMS_ON)
6292                         connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
6293
6294                 return true;
6295         }
6296
6297         /* Find an unused one (if possible) */
6298         list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
6299                 i++;
6300                 if (!(encoder->possible_crtcs & (1 << i)))
6301                         continue;
6302                 if (!possible_crtc->enabled) {
6303                         crtc = possible_crtc;
6304                         break;
6305                 }
6306         }
6307
6308         /*
6309          * If we didn't find an unused CRTC, don't use any.
6310          */
6311         if (!crtc) {
6312                 DRM_DEBUG_KMS("no pipe available for load-detect\n");
6313                 return false;
6314         }
6315
6316         intel_encoder->new_crtc = to_intel_crtc(crtc);
6317         to_intel_connector(connector)->new_encoder = intel_encoder;
6318
6319         intel_crtc = to_intel_crtc(crtc);
6320         old->dpms_mode = connector->dpms;
6321         old->load_detect_temp = true;
6322         old->release_fb = NULL;
6323
6324         if (!mode)
6325                 mode = &load_detect_mode;
6326
6327         /* We need a framebuffer large enough to accommodate all accesses
6328          * that the plane may generate whilst we perform load detection.
6329          * We can not rely on the fbcon either being present (we get called
6330          * during its initialisation to detect all boot displays, or it may
6331          * not even exist) or that it is large enough to satisfy the
6332          * requested mode.
6333          */
6334         fb = mode_fits_in_fbdev(dev, mode);
6335         if (fb == NULL) {
6336                 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
6337                 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
6338                 old->release_fb = fb;
6339         } else
6340                 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
6341         if (IS_ERR(fb)) {
6342                 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
6343                 goto fail;
6344         }
6345
6346         if (!intel_set_mode(crtc, mode, 0, 0, fb)) {
6347                 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
6348                 if (old->release_fb)
6349                         old->release_fb->funcs->destroy(old->release_fb);
6350                 goto fail;
6351         }
6352
6353         /* let the connector get through one full cycle before testing */
6354         intel_wait_for_vblank(dev, intel_crtc->pipe);
6355
6356         return true;
6357 fail:
6358         connector->encoder = NULL;
6359         encoder->crtc = NULL;
6360         return false;
6361 }
6362
6363 void intel_release_load_detect_pipe(struct drm_connector *connector,
6364                                     struct intel_load_detect_pipe *old)
6365 {
6366         struct intel_encoder *intel_encoder =
6367                 intel_attached_encoder(connector);
6368         struct drm_encoder *encoder = &intel_encoder->base;
6369
6370         DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6371                       connector->base.id, drm_get_connector_name(connector),
6372                       encoder->base.id, drm_get_encoder_name(encoder));
6373
6374         if (old->load_detect_temp) {
6375                 struct drm_crtc *crtc = encoder->crtc;
6376
6377                 to_intel_connector(connector)->new_encoder = NULL;
6378                 intel_encoder->new_crtc = NULL;
6379                 intel_set_mode(crtc, NULL, 0, 0, NULL);
6380
6381                 if (old->release_fb)
6382                         old->release_fb->funcs->destroy(old->release_fb);
6383
6384                 return;
6385         }
6386
6387         /* Switch crtc and encoder back off if necessary */
6388         if (old->dpms_mode != DRM_MODE_DPMS_ON)
6389                 connector->funcs->dpms(connector, old->dpms_mode);
6390 }
6391
6392 /* Returns the clock of the currently programmed mode of the given pipe. */
6393 static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
6394 {
6395         struct drm_i915_private *dev_priv = dev->dev_private;
6396         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6397         int pipe = intel_crtc->pipe;
6398         u32 dpll = I915_READ(DPLL(pipe));
6399         u32 fp;
6400         intel_clock_t clock;
6401
6402         if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
6403                 fp = I915_READ(FP0(pipe));
6404         else
6405                 fp = I915_READ(FP1(pipe));
6406
6407         clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
6408         if (IS_PINEVIEW(dev)) {
6409                 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
6410                 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
6411         } else {
6412                 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
6413                 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
6414         }
6415
6416         if (!IS_GEN2(dev)) {
6417                 if (IS_PINEVIEW(dev))
6418                         clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
6419                                 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
6420                 else
6421                         clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
6422                                DPLL_FPA01_P1_POST_DIV_SHIFT);
6423
6424                 switch (dpll & DPLL_MODE_MASK) {
6425                 case DPLLB_MODE_DAC_SERIAL:
6426                         clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
6427                                 5 : 10;
6428                         break;
6429                 case DPLLB_MODE_LVDS:
6430                         clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
6431                                 7 : 14;
6432                         break;
6433                 default:
6434                         DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
6435                                   "mode\n", (int)(dpll & DPLL_MODE_MASK));
6436                         return 0;
6437                 }
6438
6439                 /* XXX: Handle the 100Mhz refclk */
6440                 intel_clock(dev, 96000, &clock);
6441         } else {
6442                 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
6443
6444                 if (is_lvds) {
6445                         clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
6446                                        DPLL_FPA01_P1_POST_DIV_SHIFT);
6447                         clock.p2 = 14;
6448
6449                         if ((dpll & PLL_REF_INPUT_MASK) ==
6450                             PLLB_REF_INPUT_SPREADSPECTRUMIN) {
6451                                 /* XXX: might not be 66MHz */
6452                                 intel_clock(dev, 66000, &clock);
6453                         } else
6454                                 intel_clock(dev, 48000, &clock);
6455                 } else {
6456                         if (dpll & PLL_P1_DIVIDE_BY_TWO)
6457                                 clock.p1 = 2;
6458                         else {
6459                                 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
6460                                             DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
6461                         }
6462                         if (dpll & PLL_P2_DIVIDE_BY_4)
6463                                 clock.p2 = 4;
6464                         else
6465                                 clock.p2 = 2;
6466
6467                         intel_clock(dev, 48000, &clock);
6468                 }
6469         }
6470
6471         /* XXX: It would be nice to validate the clocks, but we can't reuse
6472          * i830PllIsValid() because it relies on the xf86_config connector
6473          * configuration being accurate, which it isn't necessarily.
6474          */
6475
6476         return clock.dot;
6477 }
6478
6479 /** Returns the currently programmed mode of the given pipe. */
6480 struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
6481                                              struct drm_crtc *crtc)
6482 {
6483         struct drm_i915_private *dev_priv = dev->dev_private;
6484         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6485         enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
6486         struct drm_display_mode *mode;
6487         int htot = I915_READ(HTOTAL(cpu_transcoder));
6488         int hsync = I915_READ(HSYNC(cpu_transcoder));
6489         int vtot = I915_READ(VTOTAL(cpu_transcoder));
6490         int vsync = I915_READ(VSYNC(cpu_transcoder));
6491
6492         mode = kzalloc(sizeof(*mode), GFP_KERNEL);
6493         if (!mode)
6494                 return NULL;
6495
6496         mode->clock = intel_crtc_clock_get(dev, crtc);
6497         mode->hdisplay = (htot & 0xffff) + 1;
6498         mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
6499         mode->hsync_start = (hsync & 0xffff) + 1;
6500         mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
6501         mode->vdisplay = (vtot & 0xffff) + 1;
6502         mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
6503         mode->vsync_start = (vsync & 0xffff) + 1;
6504         mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
6505
6506         drm_mode_set_name(mode);
6507
6508         return mode;
6509 }
6510
6511 static void intel_increase_pllclock(struct drm_crtc *crtc)
6512 {
6513         struct drm_device *dev = crtc->dev;
6514         drm_i915_private_t *dev_priv = dev->dev_private;
6515         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6516         int pipe = intel_crtc->pipe;
6517         int dpll_reg = DPLL(pipe);
6518         int dpll;
6519
6520         if (HAS_PCH_SPLIT(dev))
6521                 return;
6522
6523         if (!dev_priv->lvds_downclock_avail)
6524                 return;
6525
6526         dpll = I915_READ(dpll_reg);
6527         if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
6528                 DRM_DEBUG_DRIVER("upclocking LVDS\n");
6529
6530                 assert_panel_unlocked(dev_priv, pipe);
6531
6532                 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
6533                 I915_WRITE(dpll_reg, dpll);
6534                 intel_wait_for_vblank(dev, pipe);
6535
6536                 dpll = I915_READ(dpll_reg);
6537                 if (dpll & DISPLAY_RATE_SELECT_FPA1)
6538                         DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
6539         }
6540 }
6541
6542 static void intel_decrease_pllclock(struct drm_crtc *crtc)
6543 {
6544         struct drm_device *dev = crtc->dev;
6545         drm_i915_private_t *dev_priv = dev->dev_private;
6546         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6547
6548         if (HAS_PCH_SPLIT(dev))
6549                 return;
6550
6551         if (!dev_priv->lvds_downclock_avail)
6552                 return;
6553
6554         /*
6555          * Since this is called by a timer, we should never get here in
6556          * the manual case.
6557          */
6558         if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
6559                 int pipe = intel_crtc->pipe;
6560                 int dpll_reg = DPLL(pipe);
6561                 int dpll;
6562
6563                 DRM_DEBUG_DRIVER("downclocking LVDS\n");
6564
6565                 assert_panel_unlocked(dev_priv, pipe);
6566
6567                 dpll = I915_READ(dpll_reg);
6568                 dpll |= DISPLAY_RATE_SELECT_FPA1;
6569                 I915_WRITE(dpll_reg, dpll);
6570                 intel_wait_for_vblank(dev, pipe);
6571                 dpll = I915_READ(dpll_reg);
6572                 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
6573                         DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
6574         }
6575
6576 }
6577
6578 void intel_mark_busy(struct drm_device *dev)
6579 {
6580         i915_update_gfx_val(dev->dev_private);
6581 }
6582
6583 void intel_mark_idle(struct drm_device *dev)
6584 {
6585 }
6586
6587 void intel_mark_fb_busy(struct drm_i915_gem_object *obj)
6588 {
6589         struct drm_device *dev = obj->base.dev;
6590         struct drm_crtc *crtc;
6591
6592         if (!i915_powersave)
6593                 return;
6594
6595         list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6596                 if (!crtc->fb)
6597                         continue;
6598
6599                 if (to_intel_framebuffer(crtc->fb)->obj == obj)
6600                         intel_increase_pllclock(crtc);
6601         }
6602 }
6603
6604 void intel_mark_fb_idle(struct drm_i915_gem_object *obj)
6605 {
6606         struct drm_device *dev = obj->base.dev;
6607         struct drm_crtc *crtc;
6608
6609         if (!i915_powersave)
6610                 return;
6611
6612         list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6613                 if (!crtc->fb)
6614                         continue;
6615
6616                 if (to_intel_framebuffer(crtc->fb)->obj == obj)
6617                         intel_decrease_pllclock(crtc);
6618         }
6619 }
6620
6621 static void intel_crtc_destroy(struct drm_crtc *crtc)
6622 {
6623         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6624         struct drm_device *dev = crtc->dev;
6625         struct intel_unpin_work *work;
6626         unsigned long flags;
6627
6628         spin_lock_irqsave(&dev->event_lock, flags);
6629         work = intel_crtc->unpin_work;
6630         intel_crtc->unpin_work = NULL;
6631         spin_unlock_irqrestore(&dev->event_lock, flags);
6632
6633         if (work) {
6634                 cancel_work_sync(&work->work);
6635                 kfree(work);
6636         }
6637
6638         drm_crtc_cleanup(crtc);
6639
6640         kfree(intel_crtc);
6641 }
6642
6643 static void intel_unpin_work_fn(struct work_struct *__work)
6644 {
6645         struct intel_unpin_work *work =
6646                 container_of(__work, struct intel_unpin_work, work);
6647
6648         mutex_lock(&work->dev->struct_mutex);
6649         intel_unpin_fb_obj(work->old_fb_obj);
6650         drm_gem_object_unreference(&work->pending_flip_obj->base);
6651         drm_gem_object_unreference(&work->old_fb_obj->base);
6652
6653         intel_update_fbc(work->dev);
6654         mutex_unlock(&work->dev->struct_mutex);
6655         kfree(work);
6656 }
6657
6658 static void do_intel_finish_page_flip(struct drm_device *dev,
6659                                       struct drm_crtc *crtc)
6660 {
6661         drm_i915_private_t *dev_priv = dev->dev_private;
6662         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6663         struct intel_unpin_work *work;
6664         struct drm_i915_gem_object *obj;
6665         struct drm_pending_vblank_event *e;
6666         struct timeval tvbl;
6667         unsigned long flags;
6668
6669         /* Ignore early vblank irqs */
6670         if (intel_crtc == NULL)
6671                 return;
6672
6673         spin_lock_irqsave(&dev->event_lock, flags);
6674         work = intel_crtc->unpin_work;
6675         if (work == NULL || !work->pending) {
6676                 spin_unlock_irqrestore(&dev->event_lock, flags);
6677                 return;
6678         }
6679
6680         intel_crtc->unpin_work = NULL;
6681
6682         if (work->event) {
6683                 e = work->event;
6684                 e->event.sequence = drm_vblank_count_and_time(dev, intel_crtc->pipe, &tvbl);
6685
6686                 e->event.tv_sec = tvbl.tv_sec;
6687                 e->event.tv_usec = tvbl.tv_usec;
6688
6689                 list_add_tail(&e->base.link,
6690                               &e->base.file_priv->event_list);
6691                 wake_up_interruptible(&e->base.file_priv->event_wait);
6692         }
6693
6694         drm_vblank_put(dev, intel_crtc->pipe);
6695
6696         spin_unlock_irqrestore(&dev->event_lock, flags);
6697
6698         obj = work->old_fb_obj;
6699
6700         atomic_clear_mask(1 << intel_crtc->plane,
6701                           &obj->pending_flip.counter);
6702
6703         wake_up(&dev_priv->pending_flip_queue);
6704         schedule_work(&work->work);
6705
6706         trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
6707 }
6708
6709 void intel_finish_page_flip(struct drm_device *dev, int pipe)
6710 {
6711         drm_i915_private_t *dev_priv = dev->dev_private;
6712         struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
6713
6714         do_intel_finish_page_flip(dev, crtc);
6715 }
6716
6717 void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
6718 {
6719         drm_i915_private_t *dev_priv = dev->dev_private;
6720         struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
6721
6722         do_intel_finish_page_flip(dev, crtc);
6723 }
6724
6725 void intel_prepare_page_flip(struct drm_device *dev, int plane)
6726 {
6727         drm_i915_private_t *dev_priv = dev->dev_private;
6728         struct intel_crtc *intel_crtc =
6729                 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
6730         unsigned long flags;
6731
6732         spin_lock_irqsave(&dev->event_lock, flags);
6733         if (intel_crtc->unpin_work) {
6734                 if ((++intel_crtc->unpin_work->pending) > 1)
6735                         DRM_ERROR("Prepared flip multiple times\n");
6736         } else {
6737                 DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
6738         }
6739         spin_unlock_irqrestore(&dev->event_lock, flags);
6740 }
6741
6742 static int intel_gen2_queue_flip(struct drm_device *dev,
6743                                  struct drm_crtc *crtc,
6744                                  struct drm_framebuffer *fb,
6745                                  struct drm_i915_gem_object *obj)
6746 {
6747         struct drm_i915_private *dev_priv = dev->dev_private;
6748         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6749         u32 flip_mask;
6750         struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
6751         int ret;
6752
6753         ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
6754         if (ret)
6755                 goto err;
6756
6757         ret = intel_ring_begin(ring, 6);
6758         if (ret)
6759                 goto err_unpin;
6760
6761         /* Can't queue multiple flips, so wait for the previous
6762          * one to finish before executing the next.
6763          */
6764         if (intel_crtc->plane)
6765                 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
6766         else
6767                 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6768         intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
6769         intel_ring_emit(ring, MI_NOOP);
6770         intel_ring_emit(ring, MI_DISPLAY_FLIP |
6771                         MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6772         intel_ring_emit(ring, fb->pitches[0]);
6773         intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
6774         intel_ring_emit(ring, 0); /* aux display base address, unused */
6775         intel_ring_advance(ring);
6776         return 0;
6777
6778 err_unpin:
6779         intel_unpin_fb_obj(obj);
6780 err:
6781         return ret;
6782 }
6783
6784 static int intel_gen3_queue_flip(struct drm_device *dev,
6785                                  struct drm_crtc *crtc,
6786                                  struct drm_framebuffer *fb,
6787                                  struct drm_i915_gem_object *obj)
6788 {
6789         struct drm_i915_private *dev_priv = dev->dev_private;
6790         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6791         u32 flip_mask;
6792         struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
6793         int ret;
6794
6795         ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
6796         if (ret)
6797                 goto err;
6798
6799         ret = intel_ring_begin(ring, 6);
6800         if (ret)
6801                 goto err_unpin;
6802
6803         if (intel_crtc->plane)
6804                 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
6805         else
6806                 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6807         intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
6808         intel_ring_emit(ring, MI_NOOP);
6809         intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
6810                         MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6811         intel_ring_emit(ring, fb->pitches[0]);
6812         intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
6813         intel_ring_emit(ring, MI_NOOP);
6814
6815         intel_ring_advance(ring);
6816         return 0;
6817
6818 err_unpin:
6819         intel_unpin_fb_obj(obj);
6820 err:
6821         return ret;
6822 }
6823
6824 static int intel_gen4_queue_flip(struct drm_device *dev,
6825                                  struct drm_crtc *crtc,
6826                                  struct drm_framebuffer *fb,
6827                                  struct drm_i915_gem_object *obj)
6828 {
6829         struct drm_i915_private *dev_priv = dev->dev_private;
6830         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6831         uint32_t pf, pipesrc;
6832         struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
6833         int ret;
6834
6835         ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
6836         if (ret)
6837                 goto err;
6838
6839         ret = intel_ring_begin(ring, 4);
6840         if (ret)
6841                 goto err_unpin;
6842
6843         /* i965+ uses the linear or tiled offsets from the
6844          * Display Registers (which do not change across a page-flip)
6845          * so we need only reprogram the base address.
6846          */
6847         intel_ring_emit(ring, MI_DISPLAY_FLIP |
6848                         MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6849         intel_ring_emit(ring, fb->pitches[0]);
6850         intel_ring_emit(ring,
6851                         (obj->gtt_offset + intel_crtc->dspaddr_offset) |
6852                         obj->tiling_mode);
6853
6854         /* XXX Enabling the panel-fitter across page-flip is so far
6855          * untested on non-native modes, so ignore it for now.
6856          * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
6857          */
6858         pf = 0;
6859         pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6860         intel_ring_emit(ring, pf | pipesrc);
6861         intel_ring_advance(ring);
6862         return 0;
6863
6864 err_unpin:
6865         intel_unpin_fb_obj(obj);
6866 err:
6867         return ret;
6868 }
6869
6870 static int intel_gen6_queue_flip(struct drm_device *dev,
6871                                  struct drm_crtc *crtc,
6872                                  struct drm_framebuffer *fb,
6873                                  struct drm_i915_gem_object *obj)
6874 {
6875         struct drm_i915_private *dev_priv = dev->dev_private;
6876         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6877         struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
6878         uint32_t pf, pipesrc;
6879         int ret;
6880
6881         ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
6882         if (ret)
6883                 goto err;
6884
6885         ret = intel_ring_begin(ring, 4);
6886         if (ret)
6887                 goto err_unpin;
6888
6889         intel_ring_emit(ring, MI_DISPLAY_FLIP |
6890                         MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6891         intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
6892         intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
6893
6894         /* Contrary to the suggestions in the documentation,
6895          * "Enable Panel Fitter" does not seem to be required when page
6896          * flipping with a non-native mode, and worse causes a normal
6897          * modeset to fail.
6898          * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
6899          */
6900         pf = 0;
6901         pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6902         intel_ring_emit(ring, pf | pipesrc);
6903         intel_ring_advance(ring);
6904         return 0;
6905
6906 err_unpin:
6907         intel_unpin_fb_obj(obj);
6908 err:
6909         return ret;
6910 }
6911
6912 /*
6913  * On gen7 we currently use the blit ring because (in early silicon at least)
6914  * the render ring doesn't give us interrpts for page flip completion, which
6915  * means clients will hang after the first flip is queued.  Fortunately the
6916  * blit ring generates interrupts properly, so use it instead.
6917  */
6918 static int intel_gen7_queue_flip(struct drm_device *dev,
6919                                  struct drm_crtc *crtc,
6920                                  struct drm_framebuffer *fb,
6921                                  struct drm_i915_gem_object *obj)
6922 {
6923         struct drm_i915_private *dev_priv = dev->dev_private;
6924         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6925         struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
6926         uint32_t plane_bit = 0;
6927         int ret;
6928
6929         ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
6930         if (ret)
6931                 goto err;
6932
6933         switch(intel_crtc->plane) {
6934         case PLANE_A:
6935                 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
6936                 break;
6937         case PLANE_B:
6938                 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
6939                 break;
6940         case PLANE_C:
6941                 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
6942                 break;
6943         default:
6944                 WARN_ONCE(1, "unknown plane in flip command\n");
6945                 ret = -ENODEV;
6946                 goto err_unpin;
6947         }
6948
6949         ret = intel_ring_begin(ring, 4);
6950         if (ret)
6951                 goto err_unpin;
6952
6953         intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
6954         intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
6955         intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
6956         intel_ring_emit(ring, (MI_NOOP));
6957         intel_ring_advance(ring);
6958         return 0;
6959
6960 err_unpin:
6961         intel_unpin_fb_obj(obj);
6962 err:
6963         return ret;
6964 }
6965
6966 static int intel_default_queue_flip(struct drm_device *dev,
6967                                     struct drm_crtc *crtc,
6968                                     struct drm_framebuffer *fb,
6969                                     struct drm_i915_gem_object *obj)
6970 {
6971         return -ENODEV;
6972 }
6973
6974 static int intel_crtc_page_flip(struct drm_crtc *crtc,
6975                                 struct drm_framebuffer *fb,
6976                                 struct drm_pending_vblank_event *event)
6977 {
6978         struct drm_device *dev = crtc->dev;
6979         struct drm_i915_private *dev_priv = dev->dev_private;
6980         struct intel_framebuffer *intel_fb;
6981         struct drm_i915_gem_object *obj;
6982         struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6983         struct intel_unpin_work *work;
6984         unsigned long flags;
6985         int ret;
6986
6987         /* Can't change pixel format via MI display flips. */
6988         if (fb->pixel_format != crtc->fb->pixel_format)
6989                 return -EINVAL;
6990
6991         /*
6992          * TILEOFF/LINOFF registers can't be changed via MI display flips.
6993          * Note that pitch changes could also affect these register.
6994          */
6995         if (INTEL_INFO(dev)->gen > 3 &&
6996             (fb->offsets[0] != crtc->fb->offsets[0] ||
6997              fb->pitches[0] != crtc->fb->pitches[0]))
6998                 return -EINVAL;
6999
7000         work = kzalloc(sizeof *work, GFP_KERNEL);
7001         if (work == NULL)
7002                 return -ENOMEM;
7003
7004         work->event = event;
7005         work->dev = crtc->dev;
7006         intel_fb = to_intel_framebuffer(crtc->fb);
7007         work->old_fb_obj = intel_fb->obj;
7008         INIT_WORK(&work->work, intel_unpin_work_fn);
7009
7010         ret = drm_vblank_get(dev, intel_crtc->pipe);
7011         if (ret)
7012                 goto free_work;
7013
7014         /* We borrow the event spin lock for protecting unpin_work */
7015         spin_lock_irqsave(&dev->event_lock, flags);
7016         if (intel_crtc->unpin_work) {
7017                 spin_unlock_irqrestore(&dev->event_lock, flags);
7018                 kfree(work);
7019                 drm_vblank_put(dev, intel_crtc->pipe);
7020
7021                 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
7022                 return -EBUSY;
7023         }
7024         intel_crtc->unpin_work = work;
7025         spin_unlock_irqrestore(&dev->event_lock, flags);
7026
7027         intel_fb = to_intel_framebuffer(fb);
7028         obj = intel_fb->obj;
7029
7030         ret = i915_mutex_lock_interruptible(dev);
7031         if (ret)
7032                 goto cleanup;
7033
7034         /* Reference the objects for the scheduled work. */
7035         drm_gem_object_reference(&work->old_fb_obj->base);
7036         drm_gem_object_reference(&obj->base);
7037
7038         crtc->fb = fb;
7039
7040         work->pending_flip_obj = obj;
7041
7042         work->enable_stall_check = true;
7043
7044         /* Block clients from rendering to the new back buffer until
7045          * the flip occurs and the object is no longer visible.
7046          */
7047         atomic_add(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
7048
7049         ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
7050         if (ret)
7051                 goto cleanup_pending;
7052
7053         intel_disable_fbc(dev);
7054         intel_mark_fb_busy(obj);
7055         mutex_unlock(&dev->struct_mutex);
7056
7057         trace_i915_flip_request(intel_crtc->plane, obj);
7058
7059         return 0;
7060
7061 cleanup_pending:
7062         atomic_sub(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
7063         drm_gem_object_unreference(&work->old_fb_obj->base);
7064         drm_gem_object_unreference(&obj->base);
7065         mutex_unlock(&dev->struct_mutex);
7066
7067 cleanup:
7068         spin_lock_irqsave(&dev->event_lock, flags);
7069         intel_crtc->unpin_work = NULL;
7070         spin_unlock_irqrestore(&dev->event_lock, flags);
7071
7072         drm_vblank_put(dev, intel_crtc->pipe);
7073 free_work:
7074         kfree(work);
7075
7076         return ret;
7077 }
7078
7079 static struct drm_crtc_helper_funcs intel_helper_funcs = {
7080         .mode_set_base_atomic = intel_pipe_set_base_atomic,
7081         .load_lut = intel_crtc_load_lut,
7082         .disable = intel_crtc_noop,
7083 };
7084
7085 bool intel_encoder_check_is_cloned(struct intel_encoder *encoder)
7086 {
7087         struct intel_encoder *other_encoder;
7088         struct drm_crtc *crtc = &encoder->new_crtc->base;
7089
7090         if (WARN_ON(!crtc))
7091                 return false;
7092
7093         list_for_each_entry(other_encoder,
7094                             &crtc->dev->mode_config.encoder_list,
7095                             base.head) {
7096
7097                 if (&other_encoder->new_crtc->base != crtc ||
7098                     encoder == other_encoder)
7099                         continue;
7100                 else
7101                         return true;
7102         }
7103
7104         return false;
7105 }
7106
7107 static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
7108                                   struct drm_crtc *crtc)
7109 {
7110         struct drm_device *dev;
7111         struct drm_crtc *tmp;
7112         int crtc_mask = 1;
7113
7114         WARN(!crtc, "checking null crtc?\n");
7115
7116         dev = crtc->dev;
7117
7118         list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
7119                 if (tmp == crtc)
7120                         break;
7121                 crtc_mask <<= 1;
7122         }
7123
7124         if (encoder->possible_crtcs & crtc_mask)
7125                 return true;
7126         return false;
7127 }
7128
7129 /**
7130  * intel_modeset_update_staged_output_state
7131  *
7132  * Updates the staged output configuration state, e.g. after we've read out the
7133  * current hw state.
7134  */
7135 static void intel_modeset_update_staged_output_state(struct drm_device *dev)
7136 {
7137         struct intel_encoder *encoder;
7138         struct intel_connector *connector;
7139
7140         list_for_each_entry(connector, &dev->mode_config.connector_list,
7141                             base.head) {
7142                 connector->new_encoder =
7143                         to_intel_encoder(connector->base.encoder);
7144         }
7145
7146         list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7147                             base.head) {
7148                 encoder->new_crtc =
7149                         to_intel_crtc(encoder->base.crtc);
7150         }
7151 }
7152
7153 /**
7154  * intel_modeset_commit_output_state
7155  *
7156  * This function copies the stage display pipe configuration to the real one.
7157  */
7158 static void intel_modeset_commit_output_state(struct drm_device *dev)
7159 {
7160         struct intel_encoder *encoder;
7161         struct intel_connector *connector;
7162
7163         list_for_each_entry(connector, &dev->mode_config.connector_list,
7164                             base.head) {
7165                 connector->base.encoder = &connector->new_encoder->base;
7166         }
7167
7168         list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7169                             base.head) {
7170                 encoder->base.crtc = &encoder->new_crtc->base;
7171         }
7172 }
7173
7174 static struct drm_display_mode *
7175 intel_modeset_adjusted_mode(struct drm_crtc *crtc,
7176                             struct drm_display_mode *mode)
7177 {
7178         struct drm_device *dev = crtc->dev;
7179         struct drm_display_mode *adjusted_mode;
7180         struct drm_encoder_helper_funcs *encoder_funcs;
7181         struct intel_encoder *encoder;
7182
7183         adjusted_mode = drm_mode_duplicate(dev, mode);
7184         if (!adjusted_mode)
7185                 return ERR_PTR(-ENOMEM);
7186
7187         /* Pass our mode to the connectors and the CRTC to give them a chance to
7188          * adjust it according to limitations or connector properties, and also
7189          * a chance to reject the mode entirely.
7190          */
7191         list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7192                             base.head) {
7193
7194                 if (&encoder->new_crtc->base != crtc)
7195                         continue;
7196                 encoder_funcs = encoder->base.helper_private;
7197                 if (!(encoder_funcs->mode_fixup(&encoder->base, mode,
7198                                                 adjusted_mode))) {
7199                         DRM_DEBUG_KMS("Encoder fixup failed\n");
7200                         goto fail;
7201                 }
7202         }
7203
7204         if (!(intel_crtc_mode_fixup(crtc, mode, adjusted_mode))) {
7205                 DRM_DEBUG_KMS("CRTC fixup failed\n");
7206                 goto fail;
7207         }
7208         DRM_DEBUG_KMS("[CRTC:%d]\n", crtc->base.id);
7209
7210         return adjusted_mode;
7211 fail:
7212         drm_mode_destroy(dev, adjusted_mode);
7213         return ERR_PTR(-EINVAL);
7214 }
7215
7216 /* Computes which crtcs are affected and sets the relevant bits in the mask. For
7217  * simplicity we use the crtc's pipe number (because it's easier to obtain). */
7218 static void
7219 intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
7220                              unsigned *prepare_pipes, unsigned *disable_pipes)
7221 {
7222         struct intel_crtc *intel_crtc;
7223         struct drm_device *dev = crtc->dev;
7224         struct intel_encoder *encoder;
7225         struct intel_connector *connector;
7226         struct drm_crtc *tmp_crtc;
7227
7228         *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
7229
7230         /* Check which crtcs have changed outputs connected to them, these need
7231          * to be part of the prepare_pipes mask. We don't (yet) support global
7232          * modeset across multiple crtcs, so modeset_pipes will only have one
7233          * bit set at most. */
7234         list_for_each_entry(connector, &dev->mode_config.connector_list,
7235                             base.head) {
7236                 if (connector->base.encoder == &connector->new_encoder->base)
7237                         continue;
7238
7239                 if (connector->base.encoder) {
7240                         tmp_crtc = connector->base.encoder->crtc;
7241
7242                         *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7243                 }
7244
7245                 if (connector->new_encoder)
7246                         *prepare_pipes |=
7247                                 1 << connector->new_encoder->new_crtc->pipe;
7248         }
7249
7250         list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7251                             base.head) {
7252                 if (encoder->base.crtc == &encoder->new_crtc->base)
7253                         continue;
7254
7255                 if (encoder->base.crtc) {
7256                         tmp_crtc = encoder->base.crtc;
7257
7258                         *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7259                 }
7260
7261                 if (encoder->new_crtc)
7262                         *prepare_pipes |= 1 << encoder->new_crtc->pipe;
7263         }
7264
7265         /* Check for any pipes that will be fully disabled ... */
7266         list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
7267                             base.head) {
7268                 bool used = false;
7269
7270                 /* Don't try to disable disabled crtcs. */
7271                 if (!intel_crtc->base.enabled)
7272                         continue;
7273
7274                 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7275                                     base.head) {
7276                         if (encoder->new_crtc == intel_crtc)
7277                                 used = true;
7278                 }
7279
7280                 if (!used)
7281                         *disable_pipes |= 1 << intel_crtc->pipe;
7282         }
7283
7284
7285         /* set_mode is also used to update properties on life display pipes. */
7286         intel_crtc = to_intel_crtc(crtc);
7287         if (crtc->enabled)
7288                 *prepare_pipes |= 1 << intel_crtc->pipe;
7289
7290         /* We only support modeset on one single crtc, hence we need to do that
7291          * only for the passed in crtc iff we change anything else than just
7292          * disable crtcs.
7293          *
7294          * This is actually not true, to be fully compatible with the old crtc
7295          * helper we automatically disable _any_ output (i.e. doesn't need to be
7296          * connected to the crtc we're modesetting on) if it's disconnected.
7297          * Which is a rather nutty api (since changed the output configuration
7298          * without userspace's explicit request can lead to confusion), but
7299          * alas. Hence we currently need to modeset on all pipes we prepare. */
7300         if (*prepare_pipes)
7301                 *modeset_pipes = *prepare_pipes;
7302
7303         /* ... and mask these out. */
7304         *modeset_pipes &= ~(*disable_pipes);
7305         *prepare_pipes &= ~(*disable_pipes);
7306 }
7307
7308 static bool intel_crtc_in_use(struct drm_crtc *crtc)
7309 {
7310         struct drm_encoder *encoder;
7311         struct drm_device *dev = crtc->dev;
7312
7313         list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
7314                 if (encoder->crtc == crtc)
7315                         return true;
7316
7317         return false;
7318 }
7319
7320 static void
7321 intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
7322 {
7323         struct intel_encoder *intel_encoder;
7324         struct intel_crtc *intel_crtc;
7325         struct drm_connector *connector;
7326
7327         list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
7328                             base.head) {
7329                 if (!intel_encoder->base.crtc)
7330                         continue;
7331
7332                 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
7333
7334                 if (prepare_pipes & (1 << intel_crtc->pipe))
7335                         intel_encoder->connectors_active = false;
7336         }
7337
7338         intel_modeset_commit_output_state(dev);
7339
7340         /* Update computed state. */
7341         list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
7342                             base.head) {
7343                 intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
7344         }
7345
7346         list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
7347                 if (!connector->encoder || !connector->encoder->crtc)
7348                         continue;
7349
7350                 intel_crtc = to_intel_crtc(connector->encoder->crtc);
7351
7352                 if (prepare_pipes & (1 << intel_crtc->pipe)) {
7353                         struct drm_property *dpms_property =
7354                                 dev->mode_config.dpms_property;
7355
7356                         connector->dpms = DRM_MODE_DPMS_ON;
7357                         drm_connector_property_set_value(connector,
7358                                                          dpms_property,
7359                                                          DRM_MODE_DPMS_ON);
7360
7361                         intel_encoder = to_intel_encoder(connector->encoder);
7362                         intel_encoder->connectors_active = true;
7363                 }
7364         }
7365
7366 }
7367
7368 #define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
7369         list_for_each_entry((intel_crtc), \
7370                             &(dev)->mode_config.crtc_list, \
7371                             base.head) \
7372                 if (mask & (1 <<(intel_crtc)->pipe)) \
7373
7374 void
7375 intel_modeset_check_state(struct drm_device *dev)
7376 {
7377         struct intel_crtc *crtc;
7378         struct intel_encoder *encoder;
7379         struct intel_connector *connector;
7380
7381         list_for_each_entry(connector, &dev->mode_config.connector_list,
7382                             base.head) {
7383                 /* This also checks the encoder/connector hw state with the
7384                  * ->get_hw_state callbacks. */
7385                 intel_connector_check_state(connector);
7386
7387                 WARN(&connector->new_encoder->base != connector->base.encoder,
7388                      "connector's staged encoder doesn't match current encoder\n");
7389         }
7390
7391         list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7392                             base.head) {
7393                 bool enabled = false;
7394                 bool active = false;
7395                 enum pipe pipe, tracked_pipe;
7396
7397                 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
7398                               encoder->base.base.id,
7399                               drm_get_encoder_name(&encoder->base));
7400
7401                 WARN(&encoder->new_crtc->base != encoder->base.crtc,
7402                      "encoder's stage crtc doesn't match current crtc\n");
7403                 WARN(encoder->connectors_active && !encoder->base.crtc,
7404                      "encoder's active_connectors set, but no crtc\n");
7405
7406                 list_for_each_entry(connector, &dev->mode_config.connector_list,
7407                                     base.head) {
7408                         if (connector->base.encoder != &encoder->base)
7409                                 continue;
7410                         enabled = true;
7411                         if (connector->base.dpms != DRM_MODE_DPMS_OFF)
7412                                 active = true;
7413                 }
7414                 WARN(!!encoder->base.crtc != enabled,
7415                      "encoder's enabled state mismatch "
7416                      "(expected %i, found %i)\n",
7417                      !!encoder->base.crtc, enabled);
7418                 WARN(active && !encoder->base.crtc,
7419                      "active encoder with no crtc\n");
7420
7421                 WARN(encoder->connectors_active != active,
7422                      "encoder's computed active state doesn't match tracked active state "
7423                      "(expected %i, found %i)\n", active, encoder->connectors_active);
7424
7425                 active = encoder->get_hw_state(encoder, &pipe);
7426                 WARN(active != encoder->connectors_active,
7427                      "encoder's hw state doesn't match sw tracking "
7428                      "(expected %i, found %i)\n",
7429                      encoder->connectors_active, active);
7430
7431                 if (!encoder->base.crtc)
7432                         continue;
7433
7434                 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
7435                 WARN(active && pipe != tracked_pipe,
7436                      "active encoder's pipe doesn't match"
7437                      "(expected %i, found %i)\n",
7438                      tracked_pipe, pipe);
7439
7440         }
7441
7442         list_for_each_entry(crtc, &dev->mode_config.crtc_list,
7443                             base.head) {
7444                 bool enabled = false;
7445                 bool active = false;
7446
7447                 DRM_DEBUG_KMS("[CRTC:%d]\n",
7448                               crtc->base.base.id);
7449
7450                 WARN(crtc->active && !crtc->base.enabled,
7451                      "active crtc, but not enabled in sw tracking\n");
7452
7453                 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7454                                     base.head) {
7455                         if (encoder->base.crtc != &crtc->base)
7456                                 continue;
7457                         enabled = true;
7458                         if (encoder->connectors_active)
7459                                 active = true;
7460                 }
7461                 WARN(active != crtc->active,
7462                      "crtc's computed active state doesn't match tracked active state "
7463                      "(expected %i, found %i)\n", active, crtc->active);
7464                 WARN(enabled != crtc->base.enabled,
7465                      "crtc's computed enabled state doesn't match tracked enabled state "
7466                      "(expected %i, found %i)\n", enabled, crtc->base.enabled);
7467
7468                 assert_pipe(dev->dev_private, crtc->pipe, crtc->active);
7469         }
7470 }
7471
7472 bool intel_set_mode(struct drm_crtc *crtc,
7473                     struct drm_display_mode *mode,
7474                     int x, int y, struct drm_framebuffer *fb)
7475 {
7476         struct drm_device *dev = crtc->dev;
7477         drm_i915_private_t *dev_priv = dev->dev_private;
7478         struct drm_display_mode *adjusted_mode, saved_mode, saved_hwmode;
7479         struct drm_encoder_helper_funcs *encoder_funcs;
7480         struct drm_encoder *encoder;
7481         struct intel_crtc *intel_crtc;
7482         unsigned disable_pipes, prepare_pipes, modeset_pipes;
7483         bool ret = true;
7484
7485         intel_modeset_affected_pipes(crtc, &modeset_pipes,
7486                                      &prepare_pipes, &disable_pipes);
7487
7488         DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
7489                       modeset_pipes, prepare_pipes, disable_pipes);
7490
7491         for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
7492                 intel_crtc_disable(&intel_crtc->base);
7493
7494         saved_hwmode = crtc->hwmode;
7495         saved_mode = crtc->mode;
7496
7497         /* Hack: Because we don't (yet) support global modeset on multiple
7498          * crtcs, we don't keep track of the new mode for more than one crtc.
7499          * Hence simply check whether any bit is set in modeset_pipes in all the
7500          * pieces of code that are not yet converted to deal with mutliple crtcs
7501          * changing their mode at the same time. */
7502         adjusted_mode = NULL;
7503         if (modeset_pipes) {
7504                 adjusted_mode = intel_modeset_adjusted_mode(crtc, mode);
7505                 if (IS_ERR(adjusted_mode)) {
7506                         return false;
7507                 }
7508         }
7509
7510         for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
7511                 if (intel_crtc->base.enabled)
7512                         dev_priv->display.crtc_disable(&intel_crtc->base);
7513         }
7514
7515         /* crtc->mode is already used by the ->mode_set callbacks, hence we need
7516          * to set it here already despite that we pass it down the callchain.
7517          */
7518         if (modeset_pipes)
7519                 crtc->mode = *mode;
7520
7521         /* Only after disabling all output pipelines that will be changed can we
7522          * update the the output configuration. */
7523         intel_modeset_update_state(dev, prepare_pipes);
7524
7525         /* Set up the DPLL and any encoders state that needs to adjust or depend
7526          * on the DPLL.
7527          */
7528         for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
7529                 ret = !intel_crtc_mode_set(&intel_crtc->base,
7530                                            mode, adjusted_mode,
7531                                            x, y, fb);
7532                 if (!ret)
7533                     goto done;
7534
7535                 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
7536
7537                         if (encoder->crtc != &intel_crtc->base)
7538                                 continue;
7539
7540                         DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
7541                                 encoder->base.id, drm_get_encoder_name(encoder),
7542                                 mode->base.id, mode->name);
7543                         encoder_funcs = encoder->helper_private;
7544                         encoder_funcs->mode_set(encoder, mode, adjusted_mode);
7545                 }
7546         }
7547
7548         /* Now enable the clocks, plane, pipe, and connectors that we set up. */
7549         for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
7550                 dev_priv->display.crtc_enable(&intel_crtc->base);
7551
7552         if (modeset_pipes) {
7553                 /* Store real post-adjustment hardware mode. */
7554                 crtc->hwmode = *adjusted_mode;
7555
7556                 /* Calculate and store various constants which
7557                  * are later needed by vblank and swap-completion
7558                  * timestamping. They are derived from true hwmode.
7559                  */
7560                 drm_calc_timestamping_constants(crtc);
7561         }
7562
7563         /* FIXME: add subpixel order */
7564 done:
7565         drm_mode_destroy(dev, adjusted_mode);
7566         if (!ret && crtc->enabled) {
7567                 crtc->hwmode = saved_hwmode;
7568                 crtc->mode = saved_mode;
7569         } else {
7570                 intel_modeset_check_state(dev);
7571         }
7572
7573         return ret;
7574 }
7575
7576 #undef for_each_intel_crtc_masked
7577
7578 static void intel_set_config_free(struct intel_set_config *config)
7579 {
7580         if (!config)
7581                 return;
7582
7583         kfree(config->save_connector_encoders);
7584         kfree(config->save_encoder_crtcs);
7585         kfree(config);
7586 }
7587
7588 static int intel_set_config_save_state(struct drm_device *dev,
7589                                        struct intel_set_config *config)
7590 {
7591         struct drm_encoder *encoder;
7592         struct drm_connector *connector;
7593         int count;
7594
7595         config->save_encoder_crtcs =
7596                 kcalloc(dev->mode_config.num_encoder,
7597                         sizeof(struct drm_crtc *), GFP_KERNEL);
7598         if (!config->save_encoder_crtcs)
7599                 return -ENOMEM;
7600
7601         config->save_connector_encoders =
7602                 kcalloc(dev->mode_config.num_connector,
7603                         sizeof(struct drm_encoder *), GFP_KERNEL);
7604         if (!config->save_connector_encoders)
7605                 return -ENOMEM;
7606
7607         /* Copy data. Note that driver private data is not affected.
7608          * Should anything bad happen only the expected state is
7609          * restored, not the drivers personal bookkeeping.
7610          */
7611         count = 0;
7612         list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
7613                 config->save_encoder_crtcs[count++] = encoder->crtc;
7614         }
7615
7616         count = 0;
7617         list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
7618                 config->save_connector_encoders[count++] = connector->encoder;
7619         }
7620
7621         return 0;
7622 }
7623
7624 static void intel_set_config_restore_state(struct drm_device *dev,
7625                                            struct intel_set_config *config)
7626 {
7627         struct intel_encoder *encoder;
7628         struct intel_connector *connector;
7629         int count;
7630
7631         count = 0;
7632         list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
7633                 encoder->new_crtc =
7634                         to_intel_crtc(config->save_encoder_crtcs[count++]);
7635         }
7636
7637         count = 0;
7638         list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
7639                 connector->new_encoder =
7640                         to_intel_encoder(config->save_connector_encoders[count++]);
7641         }
7642 }
7643
7644 static void
7645 intel_set_config_compute_mode_changes(struct drm_mode_set *set,
7646                                       struct intel_set_config *config)
7647 {
7648
7649         /* We should be able to check here if the fb has the same properties
7650          * and then just flip_or_move it */
7651         if (set->crtc->fb != set->fb) {
7652                 /* If we have no fb then treat it as a full mode set */
7653                 if (set->crtc->fb == NULL) {
7654                         DRM_DEBUG_KMS("crtc has no fb, full mode set\n");
7655                         config->mode_changed = true;
7656                 } else if (set->fb == NULL) {
7657                         config->mode_changed = true;
7658                 } else if (set->fb->depth != set->crtc->fb->depth) {
7659                         config->mode_changed = true;
7660                 } else if (set->fb->bits_per_pixel !=
7661                            set->crtc->fb->bits_per_pixel) {
7662                         config->mode_changed = true;
7663                 } else
7664                         config->fb_changed = true;
7665         }
7666
7667         if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
7668                 config->fb_changed = true;
7669
7670         if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
7671                 DRM_DEBUG_KMS("modes are different, full mode set\n");
7672                 drm_mode_debug_printmodeline(&set->crtc->mode);
7673                 drm_mode_debug_printmodeline(set->mode);
7674                 config->mode_changed = true;
7675         }
7676 }
7677
7678 static int
7679 intel_modeset_stage_output_state(struct drm_device *dev,
7680                                  struct drm_mode_set *set,
7681                                  struct intel_set_config *config)
7682 {
7683         struct drm_crtc *new_crtc;
7684         struct intel_connector *connector;
7685         struct intel_encoder *encoder;
7686         int count, ro;
7687
7688         /* The upper layers ensure that we either disabl a crtc or have a list
7689          * of connectors. For paranoia, double-check this. */
7690         WARN_ON(!set->fb && (set->num_connectors != 0));
7691         WARN_ON(set->fb && (set->num_connectors == 0));
7692
7693         count = 0;
7694         list_for_each_entry(connector, &dev->mode_config.connector_list,
7695                             base.head) {
7696                 /* Otherwise traverse passed in connector list and get encoders
7697                  * for them. */
7698                 for (ro = 0; ro < set->num_connectors; ro++) {
7699                         if (set->connectors[ro] == &connector->base) {
7700                                 connector->new_encoder = connector->encoder;
7701                                 break;
7702                         }
7703                 }
7704
7705                 /* If we disable the crtc, disable all its connectors. Also, if
7706                  * the connector is on the changing crtc but not on the new
7707                  * connector list, disable it. */
7708                 if ((!set->fb || ro == set->num_connectors) &&
7709                     connector->base.encoder &&
7710                     connector->base.encoder->crtc == set->crtc) {
7711                         connector->new_encoder = NULL;
7712
7713                         DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
7714                                 connector->base.base.id,
7715                                 drm_get_connector_name(&connector->base));
7716                 }
7717
7718
7719                 if (&connector->new_encoder->base != connector->base.encoder) {
7720                         DRM_DEBUG_KMS("encoder changed, full mode switch\n");
7721                         config->mode_changed = true;
7722                 }
7723
7724                 /* Disable all disconnected encoders. */
7725                 if (connector->base.status == connector_status_disconnected)
7726                         connector->new_encoder = NULL;
7727         }
7728         /* connector->new_encoder is now updated for all connectors. */
7729
7730         /* Update crtc of enabled connectors. */
7731         count = 0;
7732         list_for_each_entry(connector, &dev->mode_config.connector_list,
7733                             base.head) {
7734                 if (!connector->new_encoder)
7735                         continue;
7736
7737                 new_crtc = connector->new_encoder->base.crtc;
7738
7739                 for (ro = 0; ro < set->num_connectors; ro++) {
7740                         if (set->connectors[ro] == &connector->base)
7741                                 new_crtc = set->crtc;
7742                 }
7743
7744                 /* Make sure the new CRTC will work with the encoder */
7745                 if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
7746                                            new_crtc)) {
7747                         return -EINVAL;
7748                 }
7749                 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
7750
7751                 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
7752                         connector->base.base.id,
7753                         drm_get_connector_name(&connector->base),
7754                         new_crtc->base.id);
7755         }
7756
7757         /* Check for any encoders that needs to be disabled. */
7758         list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7759                             base.head) {
7760                 list_for_each_entry(connector,
7761                                     &dev->mode_config.connector_list,
7762                                     base.head) {
7763                         if (connector->new_encoder == encoder) {
7764                                 WARN_ON(!connector->new_encoder->new_crtc);
7765
7766                                 goto next_encoder;
7767                         }
7768                 }
7769                 encoder->new_crtc = NULL;
7770 next_encoder:
7771                 /* Only now check for crtc changes so we don't miss encoders
7772                  * that will be disabled. */
7773                 if (&encoder->new_crtc->base != encoder->base.crtc) {
7774                         DRM_DEBUG_KMS("crtc changed, full mode switch\n");
7775                         config->mode_changed = true;
7776                 }
7777         }
7778         /* Now we've also updated encoder->new_crtc for all encoders. */
7779
7780         return 0;
7781 }
7782
7783 static int intel_crtc_set_config(struct drm_mode_set *set)
7784 {
7785         struct drm_device *dev;
7786         struct drm_mode_set save_set;
7787         struct intel_set_config *config;
7788         int ret;
7789
7790         BUG_ON(!set);
7791         BUG_ON(!set->crtc);
7792         BUG_ON(!set->crtc->helper_private);
7793
7794         if (!set->mode)
7795                 set->fb = NULL;
7796
7797         /* The fb helper likes to play gross jokes with ->mode_set_config.
7798          * Unfortunately the crtc helper doesn't do much at all for this case,
7799          * so we have to cope with this madness until the fb helper is fixed up. */
7800         if (set->fb && set->num_connectors == 0)
7801                 return 0;
7802
7803         if (set->fb) {
7804                 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
7805                                 set->crtc->base.id, set->fb->base.id,
7806                                 (int)set->num_connectors, set->x, set->y);
7807         } else {
7808                 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
7809         }
7810
7811         dev = set->crtc->dev;
7812
7813         ret = -ENOMEM;
7814         config = kzalloc(sizeof(*config), GFP_KERNEL);
7815         if (!config)
7816                 goto out_config;
7817
7818         ret = intel_set_config_save_state(dev, config);
7819         if (ret)
7820                 goto out_config;
7821
7822         save_set.crtc = set->crtc;
7823         save_set.mode = &set->crtc->mode;
7824         save_set.x = set->crtc->x;
7825         save_set.y = set->crtc->y;
7826         save_set.fb = set->crtc->fb;
7827
7828         /* Compute whether we need a full modeset, only an fb base update or no
7829          * change at all. In the future we might also check whether only the
7830          * mode changed, e.g. for LVDS where we only change the panel fitter in
7831          * such cases. */
7832         intel_set_config_compute_mode_changes(set, config);
7833
7834         ret = intel_modeset_stage_output_state(dev, set, config);
7835         if (ret)
7836                 goto fail;
7837
7838         if (config->mode_changed) {
7839                 if (set->mode) {
7840                         DRM_DEBUG_KMS("attempting to set mode from"
7841                                         " userspace\n");
7842                         drm_mode_debug_printmodeline(set->mode);
7843                 }
7844
7845                 if (!intel_set_mode(set->crtc, set->mode,
7846                                     set->x, set->y, set->fb)) {
7847                         DRM_ERROR("failed to set mode on [CRTC:%d]\n",
7848                                   set->crtc->base.id);
7849                         ret = -EINVAL;
7850                         goto fail;
7851                 }
7852         } else if (config->fb_changed) {
7853                 ret = intel_pipe_set_base(set->crtc,
7854                                           set->x, set->y, set->fb);
7855         }
7856
7857         intel_set_config_free(config);
7858
7859         return 0;
7860
7861 fail:
7862         intel_set_config_restore_state(dev, config);
7863
7864         /* Try to restore the config */
7865         if (config->mode_changed &&
7866             !intel_set_mode(save_set.crtc, save_set.mode,
7867                             save_set.x, save_set.y, save_set.fb))
7868                 DRM_ERROR("failed to restore config after modeset failure\n");
7869
7870 out_config:
7871         intel_set_config_free(config);
7872         return ret;
7873 }
7874
7875 static const struct drm_crtc_funcs intel_crtc_funcs = {
7876         .cursor_set = intel_crtc_cursor_set,
7877         .cursor_move = intel_crtc_cursor_move,
7878         .gamma_set = intel_crtc_gamma_set,
7879         .set_config = intel_crtc_set_config,
7880         .destroy = intel_crtc_destroy,
7881         .page_flip = intel_crtc_page_flip,
7882 };
7883
7884 static void intel_cpu_pll_init(struct drm_device *dev)
7885 {
7886         if (IS_HASWELL(dev))
7887                 intel_ddi_pll_init(dev);
7888 }
7889
7890 static void intel_pch_pll_init(struct drm_device *dev)
7891 {
7892         drm_i915_private_t *dev_priv = dev->dev_private;
7893         int i;
7894
7895         if (dev_priv->num_pch_pll == 0) {
7896                 DRM_DEBUG_KMS("No PCH PLLs on this hardware, skipping initialisation\n");
7897                 return;
7898         }
7899
7900         for (i = 0; i < dev_priv->num_pch_pll; i++) {
7901                 dev_priv->pch_plls[i].pll_reg = _PCH_DPLL(i);
7902                 dev_priv->pch_plls[i].fp0_reg = _PCH_FP0(i);
7903                 dev_priv->pch_plls[i].fp1_reg = _PCH_FP1(i);
7904         }
7905 }
7906
7907 static void intel_crtc_init(struct drm_device *dev, int pipe)
7908 {
7909         drm_i915_private_t *dev_priv = dev->dev_private;
7910         struct intel_crtc *intel_crtc;
7911         int i;
7912
7913         intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
7914         if (intel_crtc == NULL)
7915                 return;
7916
7917         drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
7918
7919         drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
7920         for (i = 0; i < 256; i++) {
7921                 intel_crtc->lut_r[i] = i;
7922                 intel_crtc->lut_g[i] = i;
7923                 intel_crtc->lut_b[i] = i;
7924         }
7925
7926         /* Swap pipes & planes for FBC on pre-965 */
7927         intel_crtc->pipe = pipe;
7928         intel_crtc->plane = pipe;
7929         intel_crtc->cpu_transcoder = pipe;
7930         if (IS_MOBILE(dev) && IS_GEN3(dev)) {
7931                 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
7932                 intel_crtc->plane = !pipe;
7933         }
7934
7935         BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
7936                dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
7937         dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
7938         dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
7939
7940         intel_crtc->bpp = 24; /* default for pre-Ironlake */
7941
7942         drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
7943 }
7944
7945 int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
7946                                 struct drm_file *file)
7947 {
7948         struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
7949         struct drm_mode_object *drmmode_obj;
7950         struct intel_crtc *crtc;
7951
7952         if (!drm_core_check_feature(dev, DRIVER_MODESET))
7953                 return -ENODEV;
7954
7955         drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
7956                         DRM_MODE_OBJECT_CRTC);
7957
7958         if (!drmmode_obj) {
7959                 DRM_ERROR("no such CRTC id\n");
7960                 return -EINVAL;
7961         }
7962
7963         crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
7964         pipe_from_crtc_id->pipe = crtc->pipe;
7965
7966         return 0;
7967 }
7968
7969 static int intel_encoder_clones(struct intel_encoder *encoder)
7970 {
7971         struct drm_device *dev = encoder->base.dev;
7972         struct intel_encoder *source_encoder;
7973         int index_mask = 0;
7974         int entry = 0;
7975
7976         list_for_each_entry(source_encoder,
7977                             &dev->mode_config.encoder_list, base.head) {
7978
7979                 if (encoder == source_encoder)
7980                         index_mask |= (1 << entry);
7981
7982                 /* Intel hw has only one MUX where enocoders could be cloned. */
7983                 if (encoder->cloneable && source_encoder->cloneable)
7984                         index_mask |= (1 << entry);
7985
7986                 entry++;
7987         }
7988
7989         return index_mask;
7990 }
7991
7992 static bool has_edp_a(struct drm_device *dev)
7993 {
7994         struct drm_i915_private *dev_priv = dev->dev_private;
7995
7996         if (!IS_MOBILE(dev))
7997                 return false;
7998
7999         if ((I915_READ(DP_A) & DP_DETECTED) == 0)
8000                 return false;
8001
8002         if (IS_GEN5(dev) &&
8003             (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
8004                 return false;
8005
8006         return true;
8007 }
8008
8009 static void intel_setup_outputs(struct drm_device *dev)
8010 {
8011         struct drm_i915_private *dev_priv = dev->dev_private;
8012         struct intel_encoder *encoder;
8013         bool dpd_is_edp = false;
8014         bool has_lvds;
8015
8016         has_lvds = intel_lvds_init(dev);
8017         if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
8018                 /* disable the panel fitter on everything but LVDS */
8019                 I915_WRITE(PFIT_CONTROL, 0);
8020         }
8021
8022         if (HAS_PCH_SPLIT(dev)) {
8023                 dpd_is_edp = intel_dpd_is_edp(dev);
8024
8025                 if (has_edp_a(dev))
8026                         intel_dp_init(dev, DP_A, PORT_A);
8027
8028                 if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
8029                         intel_dp_init(dev, PCH_DP_D, PORT_D);
8030         }
8031
8032         intel_crt_init(dev);
8033
8034         if (IS_HASWELL(dev)) {
8035                 int found;
8036
8037                 /* Haswell uses DDI functions to detect digital outputs */
8038                 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
8039                 /* DDI A only supports eDP */
8040                 if (found)
8041                         intel_ddi_init(dev, PORT_A);
8042
8043                 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
8044                  * register */
8045                 found = I915_READ(SFUSE_STRAP);
8046
8047                 if (found & SFUSE_STRAP_DDIB_DETECTED)
8048                         intel_ddi_init(dev, PORT_B);
8049                 if (found & SFUSE_STRAP_DDIC_DETECTED)
8050                         intel_ddi_init(dev, PORT_C);
8051                 if (found & SFUSE_STRAP_DDID_DETECTED)
8052                         intel_ddi_init(dev, PORT_D);
8053         } else if (HAS_PCH_SPLIT(dev)) {
8054                 int found;
8055
8056                 if (I915_READ(HDMIB) & PORT_DETECTED) {
8057                         /* PCH SDVOB multiplex with HDMIB */
8058                         found = intel_sdvo_init(dev, PCH_SDVOB, true);
8059                         if (!found)
8060                                 intel_hdmi_init(dev, HDMIB, PORT_B);
8061                         if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
8062                                 intel_dp_init(dev, PCH_DP_B, PORT_B);
8063                 }
8064
8065                 if (I915_READ(HDMIC) & PORT_DETECTED)
8066                         intel_hdmi_init(dev, HDMIC, PORT_C);
8067
8068                 if (!dpd_is_edp && I915_READ(HDMID) & PORT_DETECTED)
8069                         intel_hdmi_init(dev, HDMID, PORT_D);
8070
8071                 if (I915_READ(PCH_DP_C) & DP_DETECTED)
8072                         intel_dp_init(dev, PCH_DP_C, PORT_C);
8073
8074                 if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
8075                         intel_dp_init(dev, PCH_DP_D, PORT_D);
8076         } else if (IS_VALLEYVIEW(dev)) {
8077                 int found;
8078
8079                 /* Check for built-in panel first. Shares lanes with HDMI on SDVOC */
8080                 if (I915_READ(DP_C) & DP_DETECTED)
8081                         intel_dp_init(dev, DP_C, PORT_C);
8082
8083                 if (I915_READ(SDVOB) & PORT_DETECTED) {
8084                         /* SDVOB multiplex with HDMIB */
8085                         found = intel_sdvo_init(dev, SDVOB, true);
8086                         if (!found)
8087                                 intel_hdmi_init(dev, SDVOB, PORT_B);
8088                         if (!found && (I915_READ(DP_B) & DP_DETECTED))
8089                                 intel_dp_init(dev, DP_B, PORT_B);
8090                 }
8091
8092                 if (I915_READ(SDVOC) & PORT_DETECTED)
8093                         intel_hdmi_init(dev, SDVOC, PORT_C);
8094
8095         } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
8096                 bool found = false;
8097
8098                 if (I915_READ(SDVOB) & SDVO_DETECTED) {
8099                         DRM_DEBUG_KMS("probing SDVOB\n");
8100                         found = intel_sdvo_init(dev, SDVOB, true);
8101                         if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
8102                                 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
8103                                 intel_hdmi_init(dev, SDVOB, PORT_B);
8104                         }
8105
8106                         if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
8107                                 DRM_DEBUG_KMS("probing DP_B\n");
8108                                 intel_dp_init(dev, DP_B, PORT_B);
8109                         }
8110                 }
8111
8112                 /* Before G4X SDVOC doesn't have its own detect register */
8113
8114                 if (I915_READ(SDVOB) & SDVO_DETECTED) {
8115                         DRM_DEBUG_KMS("probing SDVOC\n");
8116                         found = intel_sdvo_init(dev, SDVOC, false);
8117                 }
8118
8119                 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
8120
8121                         if (SUPPORTS_INTEGRATED_HDMI(dev)) {
8122                                 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
8123                                 intel_hdmi_init(dev, SDVOC, PORT_C);
8124                         }
8125                         if (SUPPORTS_INTEGRATED_DP(dev)) {
8126                                 DRM_DEBUG_KMS("probing DP_C\n");
8127                                 intel_dp_init(dev, DP_C, PORT_C);
8128                         }
8129                 }
8130
8131                 if (SUPPORTS_INTEGRATED_DP(dev) &&
8132                     (I915_READ(DP_D) & DP_DETECTED)) {
8133                         DRM_DEBUG_KMS("probing DP_D\n");
8134                         intel_dp_init(dev, DP_D, PORT_D);
8135                 }
8136         } else if (IS_GEN2(dev))
8137                 intel_dvo_init(dev);
8138
8139         if (SUPPORTS_TV(dev))
8140                 intel_tv_init(dev);
8141
8142         list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
8143                 encoder->base.possible_crtcs = encoder->crtc_mask;
8144                 encoder->base.possible_clones =
8145                         intel_encoder_clones(encoder);
8146         }
8147
8148         if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
8149                 ironlake_init_pch_refclk(dev);
8150 }
8151
8152 static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
8153 {
8154         struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
8155
8156         drm_framebuffer_cleanup(fb);
8157         drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
8158
8159         kfree(intel_fb);
8160 }
8161
8162 static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
8163                                                 struct drm_file *file,
8164                                                 unsigned int *handle)
8165 {
8166         struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
8167         struct drm_i915_gem_object *obj = intel_fb->obj;
8168
8169         return drm_gem_handle_create(file, &obj->base, handle);
8170 }
8171
8172 static const struct drm_framebuffer_funcs intel_fb_funcs = {
8173         .destroy = intel_user_framebuffer_destroy,
8174         .create_handle = intel_user_framebuffer_create_handle,
8175 };
8176
8177 int intel_framebuffer_init(struct drm_device *dev,
8178                            struct intel_framebuffer *intel_fb,
8179                            struct drm_mode_fb_cmd2 *mode_cmd,
8180                            struct drm_i915_gem_object *obj)
8181 {
8182         int ret;
8183
8184         if (obj->tiling_mode == I915_TILING_Y)
8185                 return -EINVAL;
8186
8187         if (mode_cmd->pitches[0] & 63)
8188                 return -EINVAL;
8189
8190         switch (mode_cmd->pixel_format) {
8191         case DRM_FORMAT_RGB332:
8192         case DRM_FORMAT_RGB565:
8193         case DRM_FORMAT_XRGB8888:
8194         case DRM_FORMAT_XBGR8888:
8195         case DRM_FORMAT_ARGB8888:
8196         case DRM_FORMAT_XRGB2101010:
8197         case DRM_FORMAT_ARGB2101010:
8198                 /* RGB formats are common across chipsets */
8199                 break;
8200         case DRM_FORMAT_YUYV:
8201         case DRM_FORMAT_UYVY:
8202         case DRM_FORMAT_YVYU:
8203         case DRM_FORMAT_VYUY:
8204                 break;
8205         default:
8206                 DRM_DEBUG_KMS("unsupported pixel format %u\n",
8207                                 mode_cmd->pixel_format);
8208                 return -EINVAL;
8209         }
8210
8211         ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
8212         if (ret) {
8213                 DRM_ERROR("framebuffer init failed %d\n", ret);
8214                 return ret;
8215         }
8216
8217         drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
8218         intel_fb->obj = obj;
8219         return 0;
8220 }
8221
8222 static struct drm_framebuffer *
8223 intel_user_framebuffer_create(struct drm_device *dev,
8224                               struct drm_file *filp,
8225                               struct drm_mode_fb_cmd2 *mode_cmd)
8226 {
8227         struct drm_i915_gem_object *obj;
8228
8229         obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
8230                                                 mode_cmd->handles[0]));
8231         if (&obj->base == NULL)
8232                 return ERR_PTR(-ENOENT);
8233
8234         return intel_framebuffer_create(dev, mode_cmd, obj);
8235 }
8236
8237 static const struct drm_mode_config_funcs intel_mode_funcs = {
8238         .fb_create = intel_user_framebuffer_create,
8239         .output_poll_changed = intel_fb_output_poll_changed,
8240 };
8241
8242 /* Set up chip specific display functions */
8243 static void intel_init_display(struct drm_device *dev)
8244 {
8245         struct drm_i915_private *dev_priv = dev->dev_private;
8246
8247         /* We always want a DPMS function */
8248         if (IS_HASWELL(dev)) {
8249                 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
8250                 dev_priv->display.crtc_enable = haswell_crtc_enable;
8251                 dev_priv->display.crtc_disable = haswell_crtc_disable;
8252                 dev_priv->display.off = haswell_crtc_off;
8253                 dev_priv->display.update_plane = ironlake_update_plane;
8254         } else if (HAS_PCH_SPLIT(dev)) {
8255                 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
8256                 dev_priv->display.crtc_enable = ironlake_crtc_enable;
8257                 dev_priv->display.crtc_disable = ironlake_crtc_disable;
8258                 dev_priv->display.off = ironlake_crtc_off;
8259                 dev_priv->display.update_plane = ironlake_update_plane;
8260         } else {
8261                 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
8262                 dev_priv->display.crtc_enable = i9xx_crtc_enable;
8263                 dev_priv->display.crtc_disable = i9xx_crtc_disable;
8264                 dev_priv->display.off = i9xx_crtc_off;
8265                 dev_priv->display.update_plane = i9xx_update_plane;
8266         }
8267
8268         /* Returns the core display clock speed */
8269         if (IS_VALLEYVIEW(dev))
8270                 dev_priv->display.get_display_clock_speed =
8271                         valleyview_get_display_clock_speed;
8272         else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
8273                 dev_priv->display.get_display_clock_speed =
8274                         i945_get_display_clock_speed;
8275         else if (IS_I915G(dev))
8276                 dev_priv->display.get_display_clock_speed =
8277                         i915_get_display_clock_speed;
8278         else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
8279                 dev_priv->display.get_display_clock_speed =
8280                         i9xx_misc_get_display_clock_speed;
8281         else if (IS_I915GM(dev))
8282                 dev_priv->display.get_display_clock_speed =
8283                         i915gm_get_display_clock_speed;
8284         else if (IS_I865G(dev))
8285                 dev_priv->display.get_display_clock_speed =
8286                         i865_get_display_clock_speed;
8287         else if (IS_I85X(dev))
8288                 dev_priv->display.get_display_clock_speed =
8289                         i855_get_display_clock_speed;
8290         else /* 852, 830 */
8291                 dev_priv->display.get_display_clock_speed =
8292                         i830_get_display_clock_speed;
8293
8294         if (HAS_PCH_SPLIT(dev)) {
8295                 if (IS_GEN5(dev)) {
8296                         dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
8297                         dev_priv->display.write_eld = ironlake_write_eld;
8298                 } else if (IS_GEN6(dev)) {
8299                         dev_priv->display.fdi_link_train = gen6_fdi_link_train;
8300                         dev_priv->display.write_eld = ironlake_write_eld;
8301                 } else if (IS_IVYBRIDGE(dev)) {
8302                         /* FIXME: detect B0+ stepping and use auto training */
8303                         dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
8304                         dev_priv->display.write_eld = ironlake_write_eld;
8305                 } else if (IS_HASWELL(dev)) {
8306                         dev_priv->display.fdi_link_train = hsw_fdi_link_train;
8307                         dev_priv->display.write_eld = haswell_write_eld;
8308                 } else
8309                         dev_priv->display.update_wm = NULL;
8310         } else if (IS_G4X(dev)) {
8311                 dev_priv->display.write_eld = g4x_write_eld;
8312         }
8313
8314         /* Default just returns -ENODEV to indicate unsupported */
8315         dev_priv->display.queue_flip = intel_default_queue_flip;
8316
8317         switch (INTEL_INFO(dev)->gen) {
8318         case 2:
8319                 dev_priv->display.queue_flip = intel_gen2_queue_flip;
8320                 break;
8321
8322         case 3:
8323                 dev_priv->display.queue_flip = intel_gen3_queue_flip;
8324                 break;
8325
8326         case 4:
8327         case 5:
8328                 dev_priv->display.queue_flip = intel_gen4_queue_flip;
8329                 break;
8330
8331         case 6:
8332                 dev_priv->display.queue_flip = intel_gen6_queue_flip;
8333                 break;
8334         case 7:
8335                 dev_priv->display.queue_flip = intel_gen7_queue_flip;
8336                 break;
8337         }
8338 }
8339
8340 /*
8341  * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
8342  * resume, or other times.  This quirk makes sure that's the case for
8343  * affected systems.
8344  */
8345 static void quirk_pipea_force(struct drm_device *dev)
8346 {
8347         struct drm_i915_private *dev_priv = dev->dev_private;
8348
8349         dev_priv->quirks |= QUIRK_PIPEA_FORCE;
8350         DRM_INFO("applying pipe a force quirk\n");
8351 }
8352
8353 /*
8354  * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
8355  */
8356 static void quirk_ssc_force_disable(struct drm_device *dev)
8357 {
8358         struct drm_i915_private *dev_priv = dev->dev_private;
8359         dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
8360         DRM_INFO("applying lvds SSC disable quirk\n");
8361 }
8362
8363 /*
8364  * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
8365  * brightness value
8366  */
8367 static void quirk_invert_brightness(struct drm_device *dev)
8368 {
8369         struct drm_i915_private *dev_priv = dev->dev_private;
8370         dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
8371         DRM_INFO("applying inverted panel brightness quirk\n");
8372 }
8373
8374 struct intel_quirk {
8375         int device;
8376         int subsystem_vendor;
8377         int subsystem_device;
8378         void (*hook)(struct drm_device *dev);
8379 };
8380
8381 static struct intel_quirk intel_quirks[] = {
8382         /* HP Mini needs pipe A force quirk (LP: #322104) */
8383         { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
8384
8385         /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
8386         { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
8387
8388         /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
8389         { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
8390
8391         /* 830/845 need to leave pipe A & dpll A up */
8392         { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
8393         { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
8394
8395         /* Lenovo U160 cannot use SSC on LVDS */
8396         { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
8397
8398         /* Sony Vaio Y cannot use SSC on LVDS */
8399         { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
8400
8401         /* Acer Aspire 5734Z must invert backlight brightness */
8402         { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
8403 };
8404
8405 static void intel_init_quirks(struct drm_device *dev)
8406 {
8407         struct pci_dev *d = dev->pdev;
8408         int i;
8409
8410         for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
8411                 struct intel_quirk *q = &intel_quirks[i];
8412
8413                 if (d->device == q->device &&
8414                     (d->subsystem_vendor == q->subsystem_vendor ||
8415                      q->subsystem_vendor == PCI_ANY_ID) &&
8416                     (d->subsystem_device == q->subsystem_device ||
8417                      q->subsystem_device == PCI_ANY_ID))
8418                         q->hook(dev);
8419         }
8420 }
8421
8422 /* Disable the VGA plane that we never use */
8423 static void i915_disable_vga(struct drm_device *dev)
8424 {
8425         struct drm_i915_private *dev_priv = dev->dev_private;
8426         u8 sr1;
8427         u32 vga_reg;
8428
8429         if (HAS_PCH_SPLIT(dev))
8430                 vga_reg = CPU_VGACNTRL;
8431         else
8432                 vga_reg = VGACNTRL;
8433
8434         vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
8435         outb(SR01, VGA_SR_INDEX);
8436         sr1 = inb(VGA_SR_DATA);
8437         outb(sr1 | 1<<5, VGA_SR_DATA);
8438         vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
8439         udelay(300);
8440
8441         I915_WRITE(vga_reg, VGA_DISP_DISABLE);
8442         POSTING_READ(vga_reg);
8443 }
8444
8445 void intel_modeset_init_hw(struct drm_device *dev)
8446 {
8447         /* We attempt to init the necessary power wells early in the initialization
8448          * time, so the subsystems that expect power to be enabled can work.
8449          */
8450         intel_init_power_wells(dev);
8451
8452         intel_prepare_ddi(dev);
8453
8454         intel_init_clock_gating(dev);
8455
8456         mutex_lock(&dev->struct_mutex);
8457         intel_enable_gt_powersave(dev);
8458         mutex_unlock(&dev->struct_mutex);
8459 }
8460
8461 void intel_modeset_init(struct drm_device *dev)
8462 {
8463         struct drm_i915_private *dev_priv = dev->dev_private;
8464         int i, ret;
8465
8466         drm_mode_config_init(dev);
8467
8468         dev->mode_config.min_width = 0;
8469         dev->mode_config.min_height = 0;
8470
8471         dev->mode_config.preferred_depth = 24;
8472         dev->mode_config.prefer_shadow = 1;
8473
8474         dev->mode_config.funcs = &intel_mode_funcs;
8475
8476         intel_init_quirks(dev);
8477
8478         intel_init_pm(dev);
8479
8480         intel_init_display(dev);
8481
8482         if (IS_GEN2(dev)) {
8483                 dev->mode_config.max_width = 2048;
8484                 dev->mode_config.max_height = 2048;
8485         } else if (IS_GEN3(dev)) {
8486                 dev->mode_config.max_width = 4096;
8487                 dev->mode_config.max_height = 4096;
8488         } else {
8489                 dev->mode_config.max_width = 8192;
8490                 dev->mode_config.max_height = 8192;
8491         }
8492         dev->mode_config.fb_base = dev_priv->mm.gtt_base_addr;
8493
8494         DRM_DEBUG_KMS("%d display pipe%s available.\n",
8495                       dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
8496
8497         for (i = 0; i < dev_priv->num_pipe; i++) {
8498                 intel_crtc_init(dev, i);
8499                 ret = intel_plane_init(dev, i);
8500                 if (ret)
8501                         DRM_DEBUG_KMS("plane %d init failed: %d\n", i, ret);
8502         }
8503
8504         intel_cpu_pll_init(dev);
8505         intel_pch_pll_init(dev);
8506
8507         /* Just disable it once at startup */
8508         i915_disable_vga(dev);
8509         intel_setup_outputs(dev);
8510 }
8511
8512 static void
8513 intel_connector_break_all_links(struct intel_connector *connector)
8514 {
8515         connector->base.dpms = DRM_MODE_DPMS_OFF;
8516         connector->base.encoder = NULL;
8517         connector->encoder->connectors_active = false;
8518         connector->encoder->base.crtc = NULL;
8519 }
8520
8521 static void intel_enable_pipe_a(struct drm_device *dev)
8522 {
8523         struct intel_connector *connector;
8524         struct drm_connector *crt = NULL;
8525         struct intel_load_detect_pipe load_detect_temp;
8526
8527         /* We can't just switch on the pipe A, we need to set things up with a
8528          * proper mode and output configuration. As a gross hack, enable pipe A
8529          * by enabling the load detect pipe once. */
8530         list_for_each_entry(connector,
8531                             &dev->mode_config.connector_list,
8532                             base.head) {
8533                 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
8534                         crt = &connector->base;
8535                         break;
8536                 }
8537         }
8538
8539         if (!crt)
8540                 return;
8541
8542         if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
8543                 intel_release_load_detect_pipe(crt, &load_detect_temp);
8544
8545
8546 }
8547
8548 static bool
8549 intel_check_plane_mapping(struct intel_crtc *crtc)
8550 {
8551         struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
8552         u32 reg, val;
8553
8554         if (dev_priv->num_pipe == 1)
8555                 return true;
8556
8557         reg = DSPCNTR(!crtc->plane);
8558         val = I915_READ(reg);
8559
8560         if ((val & DISPLAY_PLANE_ENABLE) &&
8561             (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
8562                 return false;
8563
8564         return true;
8565 }
8566
8567 static void intel_sanitize_crtc(struct intel_crtc *crtc)
8568 {
8569         struct drm_device *dev = crtc->base.dev;
8570         struct drm_i915_private *dev_priv = dev->dev_private;
8571         u32 reg;
8572
8573         /* Clear any frame start delays used for debugging left by the BIOS */
8574         reg = PIPECONF(crtc->cpu_transcoder);
8575         I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
8576
8577         /* We need to sanitize the plane -> pipe mapping first because this will
8578          * disable the crtc (and hence change the state) if it is wrong. Note
8579          * that gen4+ has a fixed plane -> pipe mapping.  */
8580         if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
8581                 struct intel_connector *connector;
8582                 bool plane;
8583
8584                 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
8585                               crtc->base.base.id);
8586
8587                 /* Pipe has the wrong plane attached and the plane is active.
8588                  * Temporarily change the plane mapping and disable everything
8589                  * ...  */
8590                 plane = crtc->plane;
8591                 crtc->plane = !plane;
8592                 dev_priv->display.crtc_disable(&crtc->base);
8593                 crtc->plane = plane;
8594
8595                 /* ... and break all links. */
8596                 list_for_each_entry(connector, &dev->mode_config.connector_list,
8597                                     base.head) {
8598                         if (connector->encoder->base.crtc != &crtc->base)
8599                                 continue;
8600
8601                         intel_connector_break_all_links(connector);
8602                 }
8603
8604                 WARN_ON(crtc->active);
8605                 crtc->base.enabled = false;
8606         }
8607
8608         if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
8609             crtc->pipe == PIPE_A && !crtc->active) {
8610                 /* BIOS forgot to enable pipe A, this mostly happens after
8611                  * resume. Force-enable the pipe to fix this, the update_dpms
8612                  * call below we restore the pipe to the right state, but leave
8613                  * the required bits on. */
8614                 intel_enable_pipe_a(dev);
8615         }
8616
8617         /* Adjust the state of the output pipe according to whether we
8618          * have active connectors/encoders. */
8619         intel_crtc_update_dpms(&crtc->base);
8620
8621         if (crtc->active != crtc->base.enabled) {
8622                 struct intel_encoder *encoder;
8623
8624                 /* This can happen either due to bugs in the get_hw_state
8625                  * functions or because the pipe is force-enabled due to the
8626                  * pipe A quirk. */
8627                 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
8628                               crtc->base.base.id,
8629                               crtc->base.enabled ? "enabled" : "disabled",
8630                               crtc->active ? "enabled" : "disabled");
8631
8632                 crtc->base.enabled = crtc->active;
8633
8634                 /* Because we only establish the connector -> encoder ->
8635                  * crtc links if something is active, this means the
8636                  * crtc is now deactivated. Break the links. connector
8637                  * -> encoder links are only establish when things are
8638                  *  actually up, hence no need to break them. */
8639                 WARN_ON(crtc->active);
8640
8641                 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
8642                         WARN_ON(encoder->connectors_active);
8643                         encoder->base.crtc = NULL;
8644                 }
8645         }
8646 }
8647
8648 static void intel_sanitize_encoder(struct intel_encoder *encoder)
8649 {
8650         struct intel_connector *connector;
8651         struct drm_device *dev = encoder->base.dev;
8652
8653         /* We need to check both for a crtc link (meaning that the
8654          * encoder is active and trying to read from a pipe) and the
8655          * pipe itself being active. */
8656         bool has_active_crtc = encoder->base.crtc &&
8657                 to_intel_crtc(encoder->base.crtc)->active;
8658
8659         if (encoder->connectors_active && !has_active_crtc) {
8660                 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
8661                               encoder->base.base.id,
8662                               drm_get_encoder_name(&encoder->base));
8663
8664                 /* Connector is active, but has no active pipe. This is
8665                  * fallout from our resume register restoring. Disable
8666                  * the encoder manually again. */
8667                 if (encoder->base.crtc) {
8668                         DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
8669                                       encoder->base.base.id,
8670                                       drm_get_encoder_name(&encoder->base));
8671                         encoder->disable(encoder);
8672                 }
8673
8674                 /* Inconsistent output/port/pipe state happens presumably due to
8675                  * a bug in one of the get_hw_state functions. Or someplace else
8676                  * in our code, like the register restore mess on resume. Clamp
8677                  * things to off as a safer default. */
8678                 list_for_each_entry(connector,
8679                                     &dev->mode_config.connector_list,
8680                                     base.head) {
8681                         if (connector->encoder != encoder)
8682                                 continue;
8683
8684                         intel_connector_break_all_links(connector);
8685                 }
8686         }
8687         /* Enabled encoders without active connectors will be fixed in
8688          * the crtc fixup. */
8689 }
8690
8691 /* Scan out the current hw modeset state, sanitizes it and maps it into the drm
8692  * and i915 state tracking structures. */
8693 void intel_modeset_setup_hw_state(struct drm_device *dev)
8694 {
8695         struct drm_i915_private *dev_priv = dev->dev_private;
8696         enum pipe pipe;
8697         u32 tmp;
8698         struct intel_crtc *crtc;
8699         struct intel_encoder *encoder;
8700         struct intel_connector *connector;
8701
8702         if (IS_HASWELL(dev)) {
8703                 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
8704
8705                 if (tmp & TRANS_DDI_FUNC_ENABLE) {
8706                         switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
8707                         case TRANS_DDI_EDP_INPUT_A_ON:
8708                         case TRANS_DDI_EDP_INPUT_A_ONOFF:
8709                                 pipe = PIPE_A;
8710                                 break;
8711                         case TRANS_DDI_EDP_INPUT_B_ONOFF:
8712                                 pipe = PIPE_B;
8713                                 break;
8714                         case TRANS_DDI_EDP_INPUT_C_ONOFF:
8715                                 pipe = PIPE_C;
8716                                 break;
8717                         }
8718
8719                         crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
8720                         crtc->cpu_transcoder = TRANSCODER_EDP;
8721
8722                         DRM_DEBUG_KMS("Pipe %c using transcoder EDP\n",
8723                                       pipe_name(pipe));
8724                 }
8725         }
8726
8727         for_each_pipe(pipe) {
8728                 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
8729
8730                 tmp = I915_READ(PIPECONF(crtc->cpu_transcoder));
8731                 if (tmp & PIPECONF_ENABLE)
8732                         crtc->active = true;
8733                 else
8734                         crtc->active = false;
8735
8736                 crtc->base.enabled = crtc->active;
8737
8738                 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
8739                               crtc->base.base.id,
8740                               crtc->active ? "enabled" : "disabled");
8741         }
8742
8743         if (IS_HASWELL(dev))
8744                 intel_ddi_setup_hw_pll_state(dev);
8745
8746         list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8747                             base.head) {
8748                 pipe = 0;
8749
8750                 if (encoder->get_hw_state(encoder, &pipe)) {
8751                         encoder->base.crtc =
8752                                 dev_priv->pipe_to_crtc_mapping[pipe];
8753                 } else {
8754                         encoder->base.crtc = NULL;
8755                 }
8756
8757                 encoder->connectors_active = false;
8758                 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
8759                               encoder->base.base.id,
8760                               drm_get_encoder_name(&encoder->base),
8761                               encoder->base.crtc ? "enabled" : "disabled",
8762                               pipe);
8763         }
8764
8765         list_for_each_entry(connector, &dev->mode_config.connector_list,
8766                             base.head) {
8767                 if (connector->get_hw_state(connector)) {
8768                         connector->base.dpms = DRM_MODE_DPMS_ON;
8769                         connector->encoder->connectors_active = true;
8770                         connector->base.encoder = &connector->encoder->base;
8771                 } else {
8772                         connector->base.dpms = DRM_MODE_DPMS_OFF;
8773                         connector->base.encoder = NULL;
8774                 }
8775                 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
8776                               connector->base.base.id,
8777                               drm_get_connector_name(&connector->base),
8778                               connector->base.encoder ? "enabled" : "disabled");
8779         }
8780
8781         /* HW state is read out, now we need to sanitize this mess. */
8782         list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8783                             base.head) {
8784                 intel_sanitize_encoder(encoder);
8785         }
8786
8787         for_each_pipe(pipe) {
8788                 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
8789                 intel_sanitize_crtc(crtc);
8790         }
8791
8792         intel_modeset_update_staged_output_state(dev);
8793
8794         intel_modeset_check_state(dev);
8795
8796         drm_mode_config_reset(dev);
8797 }
8798
8799 void intel_modeset_gem_init(struct drm_device *dev)
8800 {
8801         intel_modeset_init_hw(dev);
8802
8803         intel_setup_overlay(dev);
8804
8805         intel_modeset_setup_hw_state(dev);
8806 }
8807
8808 void intel_modeset_cleanup(struct drm_device *dev)
8809 {
8810         struct drm_i915_private *dev_priv = dev->dev_private;
8811         struct drm_crtc *crtc;
8812         struct intel_crtc *intel_crtc;
8813
8814         drm_kms_helper_poll_fini(dev);
8815         mutex_lock(&dev->struct_mutex);
8816
8817         intel_unregister_dsm_handler();
8818
8819
8820         list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
8821                 /* Skip inactive CRTCs */
8822                 if (!crtc->fb)
8823                         continue;
8824
8825                 intel_crtc = to_intel_crtc(crtc);
8826                 intel_increase_pllclock(crtc);
8827         }
8828
8829         intel_disable_fbc(dev);
8830
8831         intel_disable_gt_powersave(dev);
8832
8833         ironlake_teardown_rc6(dev);
8834
8835         if (IS_VALLEYVIEW(dev))
8836                 vlv_init_dpio(dev);
8837
8838         mutex_unlock(&dev->struct_mutex);
8839
8840         /* Disable the irq before mode object teardown, for the irq might
8841          * enqueue unpin/hotplug work. */
8842         drm_irq_uninstall(dev);
8843         cancel_work_sync(&dev_priv->hotplug_work);
8844         cancel_work_sync(&dev_priv->rps.work);
8845
8846         /* flush any delayed tasks or pending work */
8847         flush_scheduled_work();
8848
8849         drm_mode_config_cleanup(dev);
8850 }
8851
8852 /*
8853  * Return which encoder is currently attached for connector.
8854  */
8855 struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
8856 {
8857         return &intel_attached_encoder(connector)->base;
8858 }
8859
8860 void intel_connector_attach_encoder(struct intel_connector *connector,
8861                                     struct intel_encoder *encoder)
8862 {
8863         connector->encoder = encoder;
8864         drm_mode_connector_attach_encoder(&connector->base,
8865                                           &encoder->base);
8866 }
8867
8868 /*
8869  * set vga decode state - true == enable VGA decode
8870  */
8871 int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
8872 {
8873         struct drm_i915_private *dev_priv = dev->dev_private;
8874         u16 gmch_ctrl;
8875
8876         pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
8877         if (state)
8878                 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
8879         else
8880                 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
8881         pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
8882         return 0;
8883 }
8884
8885 #ifdef CONFIG_DEBUG_FS
8886 #include <linux/seq_file.h>
8887
8888 struct intel_display_error_state {
8889         struct intel_cursor_error_state {
8890                 u32 control;
8891                 u32 position;
8892                 u32 base;
8893                 u32 size;
8894         } cursor[I915_MAX_PIPES];
8895
8896         struct intel_pipe_error_state {
8897                 u32 conf;
8898                 u32 source;
8899
8900                 u32 htotal;
8901                 u32 hblank;
8902                 u32 hsync;
8903                 u32 vtotal;
8904                 u32 vblank;
8905                 u32 vsync;
8906         } pipe[I915_MAX_PIPES];
8907
8908         struct intel_plane_error_state {
8909                 u32 control;
8910                 u32 stride;
8911                 u32 size;
8912                 u32 pos;
8913                 u32 addr;
8914                 u32 surface;
8915                 u32 tile_offset;
8916         } plane[I915_MAX_PIPES];
8917 };
8918
8919 struct intel_display_error_state *
8920 intel_display_capture_error_state(struct drm_device *dev)
8921 {
8922         drm_i915_private_t *dev_priv = dev->dev_private;
8923         struct intel_display_error_state *error;
8924         enum transcoder cpu_transcoder;
8925         int i;
8926
8927         error = kmalloc(sizeof(*error), GFP_ATOMIC);
8928         if (error == NULL)
8929                 return NULL;
8930
8931         for_each_pipe(i) {
8932                 cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, i);
8933
8934                 error->cursor[i].control = I915_READ(CURCNTR(i));
8935                 error->cursor[i].position = I915_READ(CURPOS(i));
8936                 error->cursor[i].base = I915_READ(CURBASE(i));
8937
8938                 error->plane[i].control = I915_READ(DSPCNTR(i));
8939                 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
8940                 error->plane[i].size = I915_READ(DSPSIZE(i));
8941                 error->plane[i].pos = I915_READ(DSPPOS(i));
8942                 error->plane[i].addr = I915_READ(DSPADDR(i));
8943                 if (INTEL_INFO(dev)->gen >= 4) {
8944                         error->plane[i].surface = I915_READ(DSPSURF(i));
8945                         error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
8946                 }
8947
8948                 error->pipe[i].conf = I915_READ(PIPECONF(cpu_transcoder));
8949                 error->pipe[i].source = I915_READ(PIPESRC(i));
8950                 error->pipe[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
8951                 error->pipe[i].hblank = I915_READ(HBLANK(cpu_transcoder));
8952                 error->pipe[i].hsync = I915_READ(HSYNC(cpu_transcoder));
8953                 error->pipe[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
8954                 error->pipe[i].vblank = I915_READ(VBLANK(cpu_transcoder));
8955                 error->pipe[i].vsync = I915_READ(VSYNC(cpu_transcoder));
8956         }
8957
8958         return error;
8959 }
8960
8961 void
8962 intel_display_print_error_state(struct seq_file *m,
8963                                 struct drm_device *dev,
8964                                 struct intel_display_error_state *error)
8965 {
8966         drm_i915_private_t *dev_priv = dev->dev_private;
8967         int i;
8968
8969         seq_printf(m, "Num Pipes: %d\n", dev_priv->num_pipe);
8970         for_each_pipe(i) {
8971                 seq_printf(m, "Pipe [%d]:\n", i);
8972                 seq_printf(m, "  CONF: %08x\n", error->pipe[i].conf);
8973                 seq_printf(m, "  SRC: %08x\n", error->pipe[i].source);
8974                 seq_printf(m, "  HTOTAL: %08x\n", error->pipe[i].htotal);
8975                 seq_printf(m, "  HBLANK: %08x\n", error->pipe[i].hblank);
8976                 seq_printf(m, "  HSYNC: %08x\n", error->pipe[i].hsync);
8977                 seq_printf(m, "  VTOTAL: %08x\n", error->pipe[i].vtotal);
8978                 seq_printf(m, "  VBLANK: %08x\n", error->pipe[i].vblank);
8979                 seq_printf(m, "  VSYNC: %08x\n", error->pipe[i].vsync);
8980
8981                 seq_printf(m, "Plane [%d]:\n", i);
8982                 seq_printf(m, "  CNTR: %08x\n", error->plane[i].control);
8983                 seq_printf(m, "  STRIDE: %08x\n", error->plane[i].stride);
8984                 seq_printf(m, "  SIZE: %08x\n", error->plane[i].size);
8985                 seq_printf(m, "  POS: %08x\n", error->plane[i].pos);
8986                 seq_printf(m, "  ADDR: %08x\n", error->plane[i].addr);
8987                 if (INTEL_INFO(dev)->gen >= 4) {
8988                         seq_printf(m, "  SURF: %08x\n", error->plane[i].surface);
8989                         seq_printf(m, "  TILEOFF: %08x\n", error->plane[i].tile_offset);
8990                 }
8991
8992                 seq_printf(m, "Cursor [%d]:\n", i);
8993                 seq_printf(m, "  CNTR: %08x\n", error->cursor[i].control);
8994                 seq_printf(m, "  POS: %08x\n", error->cursor[i].position);
8995                 seq_printf(m, "  BASE: %08x\n", error->cursor[i].base);
8996         }
8997 }
8998 #endif