2 * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License
6 * as published by the Free Software Foundation; either version
7 * 2 of the License, or (at your option) any later version.
9 * Modified by Cort Dougan (cort@cs.nmt.edu)
10 * and Paul Mackerras (paulus@samba.org)
14 * This file handles the architecture-dependent parts of hardware exceptions
17 #include <linux/errno.h>
18 #include <linux/sched.h>
19 #include <linux/kernel.h>
21 #include <linux/stddef.h>
22 #include <linux/unistd.h>
23 #include <linux/ptrace.h>
24 #include <linux/user.h>
25 #include <linux/interrupt.h>
26 #include <linux/init.h>
27 #include <linux/module.h>
28 #include <linux/prctl.h>
29 #include <linux/delay.h>
30 #include <linux/kprobes.h>
31 #include <linux/kexec.h>
32 #include <linux/backlight.h>
33 #include <linux/bug.h>
34 #include <linux/kdebug.h>
35 #include <linux/debugfs.h>
37 #include <asm/emulated_ops.h>
38 #include <asm/pgtable.h>
39 #include <asm/uaccess.h>
40 #include <asm/system.h>
42 #include <asm/machdep.h>
48 #ifdef CONFIG_PMAC_BACKLIGHT
49 #include <asm/backlight.h>
52 #include <asm/firmware.h>
53 #include <asm/processor.h>
55 #include <asm/kexec.h>
56 #include <asm/ppc-opcode.h>
57 #ifdef CONFIG_FSL_BOOKE
58 #include <asm/dbell.h>
61 #if defined(CONFIG_DEBUGGER) || defined(CONFIG_KEXEC)
62 int (*__debugger)(struct pt_regs *regs) __read_mostly;
63 int (*__debugger_ipi)(struct pt_regs *regs) __read_mostly;
64 int (*__debugger_bpt)(struct pt_regs *regs) __read_mostly;
65 int (*__debugger_sstep)(struct pt_regs *regs) __read_mostly;
66 int (*__debugger_iabr_match)(struct pt_regs *regs) __read_mostly;
67 int (*__debugger_dabr_match)(struct pt_regs *regs) __read_mostly;
68 int (*__debugger_fault_handler)(struct pt_regs *regs) __read_mostly;
70 EXPORT_SYMBOL(__debugger);
71 EXPORT_SYMBOL(__debugger_ipi);
72 EXPORT_SYMBOL(__debugger_bpt);
73 EXPORT_SYMBOL(__debugger_sstep);
74 EXPORT_SYMBOL(__debugger_iabr_match);
75 EXPORT_SYMBOL(__debugger_dabr_match);
76 EXPORT_SYMBOL(__debugger_fault_handler);
80 * Trap & Exception support
83 #ifdef CONFIG_PMAC_BACKLIGHT
84 static void pmac_backlight_unblank(void)
86 mutex_lock(&pmac_backlight_mutex);
88 struct backlight_properties *props;
90 props = &pmac_backlight->props;
91 props->brightness = props->max_brightness;
92 props->power = FB_BLANK_UNBLANK;
93 backlight_update_status(pmac_backlight);
95 mutex_unlock(&pmac_backlight_mutex);
98 static inline void pmac_backlight_unblank(void) { }
101 int die(const char *str, struct pt_regs *regs, long err)
106 int lock_owner_depth;
108 .lock = __RAW_SPIN_LOCK_UNLOCKED(die.lock),
110 .lock_owner_depth = 0
112 static int die_counter;
120 if (die.lock_owner != raw_smp_processor_id()) {
122 raw_spin_lock_irqsave(&die.lock, flags);
123 die.lock_owner = smp_processor_id();
124 die.lock_owner_depth = 0;
126 if (machine_is(powermac))
127 pmac_backlight_unblank();
129 local_save_flags(flags);
132 if (++die.lock_owner_depth < 3) {
133 printk("Oops: %s, sig: %ld [#%d]\n", str, err, ++die_counter);
134 #ifdef CONFIG_PREEMPT
138 printk("SMP NR_CPUS=%d ", NR_CPUS);
140 #ifdef CONFIG_DEBUG_PAGEALLOC
141 printk("DEBUG_PAGEALLOC ");
146 printk("%s\n", ppc_md.name ? ppc_md.name : "");
148 sysfs_printk_last_file();
149 if (notify_die(DIE_OOPS, str, regs, err, 255,
150 SIGSEGV) == NOTIFY_STOP)
156 printk("Recursive die() failure, output suppressed\n");
161 add_taint(TAINT_DIE);
162 raw_spin_unlock_irqrestore(&die.lock, flags);
164 if (kexec_should_crash(current) ||
165 kexec_sr_activated(smp_processor_id()))
167 crash_kexec_secondary(regs);
170 panic("Fatal exception in interrupt");
173 panic("Fatal exception");
181 void user_single_step_siginfo(struct task_struct *tsk,
182 struct pt_regs *regs, siginfo_t *info)
184 memset(info, 0, sizeof(*info));
185 info->si_signo = SIGTRAP;
186 info->si_code = TRAP_TRACE;
187 info->si_addr = (void __user *)regs->nip;
190 void _exception(int signr, struct pt_regs *regs, int code, unsigned long addr)
193 const char fmt32[] = KERN_INFO "%s[%d]: unhandled signal %d " \
194 "at %08lx nip %08lx lr %08lx code %x\n";
195 const char fmt64[] = KERN_INFO "%s[%d]: unhandled signal %d " \
196 "at %016lx nip %016lx lr %016lx code %x\n";
198 if (!user_mode(regs)) {
199 if (die("Exception in kernel mode", regs, signr))
201 } else if (show_unhandled_signals &&
202 unhandled_signal(current, signr) &&
203 printk_ratelimit()) {
204 printk(regs->msr & MSR_SF ? fmt64 : fmt32,
205 current->comm, current->pid, signr,
206 addr, regs->nip, regs->link, code);
209 memset(&info, 0, sizeof(info));
210 info.si_signo = signr;
212 info.si_addr = (void __user *) addr;
213 force_sig_info(signr, &info, current);
217 void system_reset_exception(struct pt_regs *regs)
219 /* See if any machine dependent calls */
220 if (ppc_md.system_reset_exception) {
221 if (ppc_md.system_reset_exception(regs))
226 cpu_set(smp_processor_id(), cpus_in_sr);
229 die("System Reset", regs, SIGABRT);
232 * Some CPUs when released from the debugger will execute this path.
233 * These CPUs entered the debugger via a soft-reset. If the CPU was
234 * hung before entering the debugger it will return to the hung
235 * state when exiting this function. This causes a problem in
236 * kdump since the hung CPU(s) will not respond to the IPI sent
237 * from kdump. To prevent the problem we call crash_kexec_secondary()
238 * here. If a kdump had not been initiated or we exit the debugger
239 * with the "exit and recover" command (x) crash_kexec_secondary()
240 * will return after 5ms and the CPU returns to its previous state.
242 crash_kexec_secondary(regs);
244 /* Must die if the interrupt is not recoverable */
245 if (!(regs->msr & MSR_RI))
246 panic("Unrecoverable System Reset");
248 /* What should we do here? We could issue a shutdown or hard reset. */
253 * I/O accesses can cause machine checks on powermacs.
254 * Check if the NIP corresponds to the address of a sync
255 * instruction for which there is an entry in the exception
257 * Note that the 601 only takes a machine check on TEA
258 * (transfer error ack) signal assertion, and does not
259 * set any of the top 16 bits of SRR1.
262 static inline int check_io_access(struct pt_regs *regs)
265 unsigned long msr = regs->msr;
266 const struct exception_table_entry *entry;
267 unsigned int *nip = (unsigned int *)regs->nip;
269 if (((msr & 0xffff0000) == 0 || (msr & (0x80000 | 0x40000)))
270 && (entry = search_exception_tables(regs->nip)) != NULL) {
272 * Check that it's a sync instruction, or somewhere
273 * in the twi; isync; nop sequence that inb/inw/inl uses.
274 * As the address is in the exception table
275 * we should be able to read the instr there.
276 * For the debug message, we look at the preceding
279 if (*nip == 0x60000000) /* nop */
281 else if (*nip == 0x4c00012c) /* isync */
283 if (*nip == 0x7c0004ac || (*nip >> 26) == 3) {
288 rb = (*nip >> 11) & 0x1f;
289 printk(KERN_DEBUG "%s bad port %lx at %p\n",
290 (*nip & 0x100)? "OUT to": "IN from",
291 regs->gpr[rb] - _IO_BASE, nip);
293 regs->nip = entry->fixup;
297 #endif /* CONFIG_PPC32 */
301 #ifdef CONFIG_PPC_ADV_DEBUG_REGS
302 /* On 4xx, the reason for the machine check or program exception
304 #define get_reason(regs) ((regs)->dsisr)
305 #ifndef CONFIG_FSL_BOOKE
306 #define get_mc_reason(regs) ((regs)->dsisr)
308 #define get_mc_reason(regs) (mfspr(SPRN_MCSR) & MCSR_MASK)
310 #define REASON_FP ESR_FP
311 #define REASON_ILLEGAL (ESR_PIL | ESR_PUO)
312 #define REASON_PRIVILEGED ESR_PPR
313 #define REASON_TRAP ESR_PTR
315 /* single-step stuff */
316 #define single_stepping(regs) (current->thread.dbcr0 & DBCR0_IC)
317 #define clear_single_step(regs) (current->thread.dbcr0 &= ~DBCR0_IC)
320 /* On non-4xx, the reason for the machine check or program
321 exception is in the MSR. */
322 #define get_reason(regs) ((regs)->msr)
323 #define get_mc_reason(regs) ((regs)->msr)
324 #define REASON_FP 0x100000
325 #define REASON_ILLEGAL 0x80000
326 #define REASON_PRIVILEGED 0x40000
327 #define REASON_TRAP 0x20000
329 #define single_stepping(regs) ((regs)->msr & MSR_SE)
330 #define clear_single_step(regs) ((regs)->msr &= ~MSR_SE)
333 #if defined(CONFIG_4xx)
334 int machine_check_4xx(struct pt_regs *regs)
336 unsigned long reason = get_mc_reason(regs);
338 if (reason & ESR_IMCP) {
339 printk("Instruction");
340 mtspr(SPRN_ESR, reason & ~ESR_IMCP);
343 printk(" machine check in kernel mode.\n");
348 int machine_check_440A(struct pt_regs *regs)
350 unsigned long reason = get_mc_reason(regs);
352 printk("Machine check in kernel mode.\n");
353 if (reason & ESR_IMCP){
354 printk("Instruction Synchronous Machine Check exception\n");
355 mtspr(SPRN_ESR, reason & ~ESR_IMCP);
358 u32 mcsr = mfspr(SPRN_MCSR);
360 printk("Instruction Read PLB Error\n");
362 printk("Data Read PLB Error\n");
364 printk("Data Write PLB Error\n");
365 if (mcsr & MCSR_TLBP)
366 printk("TLB Parity Error\n");
367 if (mcsr & MCSR_ICP){
368 flush_instruction_cache();
369 printk("I-Cache Parity Error\n");
371 if (mcsr & MCSR_DCSP)
372 printk("D-Cache Search Parity Error\n");
373 if (mcsr & MCSR_DCFP)
374 printk("D-Cache Flush Parity Error\n");
375 if (mcsr & MCSR_IMPE)
376 printk("Machine Check exception is imprecise\n");
379 mtspr(SPRN_MCSR, mcsr);
384 int machine_check_47x(struct pt_regs *regs)
386 unsigned long reason = get_mc_reason(regs);
389 printk(KERN_ERR "Machine check in kernel mode.\n");
390 if (reason & ESR_IMCP) {
392 "Instruction Synchronous Machine Check exception\n");
393 mtspr(SPRN_ESR, reason & ~ESR_IMCP);
396 mcsr = mfspr(SPRN_MCSR);
398 printk(KERN_ERR "Instruction Read PLB Error\n");
400 printk(KERN_ERR "Data Read PLB Error\n");
402 printk(KERN_ERR "Data Write PLB Error\n");
403 if (mcsr & MCSR_TLBP)
404 printk(KERN_ERR "TLB Parity Error\n");
405 if (mcsr & MCSR_ICP) {
406 flush_instruction_cache();
407 printk(KERN_ERR "I-Cache Parity Error\n");
409 if (mcsr & MCSR_DCSP)
410 printk(KERN_ERR "D-Cache Search Parity Error\n");
411 if (mcsr & PPC47x_MCSR_GPR)
412 printk(KERN_ERR "GPR Parity Error\n");
413 if (mcsr & PPC47x_MCSR_FPR)
414 printk(KERN_ERR "FPR Parity Error\n");
415 if (mcsr & PPC47x_MCSR_IPR)
416 printk(KERN_ERR "Machine Check exception is imprecise\n");
419 mtspr(SPRN_MCSR, mcsr);
423 #elif defined(CONFIG_E500)
424 int machine_check_e500(struct pt_regs *regs)
426 unsigned long reason = get_mc_reason(regs);
428 printk("Machine check in kernel mode.\n");
429 printk("Caused by (from MCSR=%lx): ", reason);
431 if (reason & MCSR_MCP)
432 printk("Machine Check Signal\n");
433 if (reason & MCSR_ICPERR)
434 printk("Instruction Cache Parity Error\n");
435 if (reason & MCSR_DCP_PERR)
436 printk("Data Cache Push Parity Error\n");
437 if (reason & MCSR_DCPERR)
438 printk("Data Cache Parity Error\n");
439 if (reason & MCSR_BUS_IAERR)
440 printk("Bus - Instruction Address Error\n");
441 if (reason & MCSR_BUS_RAERR)
442 printk("Bus - Read Address Error\n");
443 if (reason & MCSR_BUS_WAERR)
444 printk("Bus - Write Address Error\n");
445 if (reason & MCSR_BUS_IBERR)
446 printk("Bus - Instruction Data Error\n");
447 if (reason & MCSR_BUS_RBERR)
448 printk("Bus - Read Data Bus Error\n");
449 if (reason & MCSR_BUS_WBERR)
450 printk("Bus - Read Data Bus Error\n");
451 if (reason & MCSR_BUS_IPERR)
452 printk("Bus - Instruction Parity Error\n");
453 if (reason & MCSR_BUS_RPERR)
454 printk("Bus - Read Parity Error\n");
458 #elif defined(CONFIG_E200)
459 int machine_check_e200(struct pt_regs *regs)
461 unsigned long reason = get_mc_reason(regs);
463 printk("Machine check in kernel mode.\n");
464 printk("Caused by (from MCSR=%lx): ", reason);
466 if (reason & MCSR_MCP)
467 printk("Machine Check Signal\n");
468 if (reason & MCSR_CP_PERR)
469 printk("Cache Push Parity Error\n");
470 if (reason & MCSR_CPERR)
471 printk("Cache Parity Error\n");
472 if (reason & MCSR_EXCP_ERR)
473 printk("ISI, ITLB, or Bus Error on first instruction fetch for an exception handler\n");
474 if (reason & MCSR_BUS_IRERR)
475 printk("Bus - Read Bus Error on instruction fetch\n");
476 if (reason & MCSR_BUS_DRERR)
477 printk("Bus - Read Bus Error on data load\n");
478 if (reason & MCSR_BUS_WRERR)
479 printk("Bus - Write Bus Error on buffered store or cache line push\n");
484 int machine_check_generic(struct pt_regs *regs)
486 unsigned long reason = get_mc_reason(regs);
488 printk("Machine check in kernel mode.\n");
489 printk("Caused by (from SRR1=%lx): ", reason);
490 switch (reason & 0x601F0000) {
492 printk("Machine check signal\n");
494 case 0: /* for 601 */
496 case 0x140000: /* 7450 MSS error and TEA */
497 printk("Transfer error ack signal\n");
500 printk("Data parity error signal\n");
503 printk("Address parity error signal\n");
506 printk("L1 Data Cache error\n");
509 printk("L1 Instruction Cache error\n");
512 printk("L2 data cache parity error\n");
515 printk("Unknown values in msr\n");
519 #endif /* everything else */
521 void machine_check_exception(struct pt_regs *regs)
525 __get_cpu_var(irq_stat).mce_exceptions++;
527 /* See if any machine dependent calls. In theory, we would want
528 * to call the CPU first, and call the ppc_md. one if the CPU
529 * one returns a positive number. However there is existing code
530 * that assumes the board gets a first chance, so let's keep it
531 * that way for now and fix things later. --BenH.
533 if (ppc_md.machine_check_exception)
534 recover = ppc_md.machine_check_exception(regs);
535 else if (cur_cpu_spec->machine_check)
536 recover = cur_cpu_spec->machine_check(regs);
541 if (user_mode(regs)) {
543 _exception(SIGBUS, regs, BUS_ADRERR, regs->nip);
547 #if defined(CONFIG_8xx) && defined(CONFIG_PCI)
548 /* the qspan pci read routines can cause machine checks -- Cort
550 * yuck !!! that totally needs to go away ! There are better ways
551 * to deal with that than having a wart in the mcheck handler.
554 bad_page_fault(regs, regs->dar, SIGBUS);
558 if (debugger_fault_handler(regs)) {
563 if (check_io_access(regs))
566 if (debugger_fault_handler(regs))
568 die("Machine check", regs, SIGBUS);
570 /* Must die if the interrupt is not recoverable */
571 if (!(regs->msr & MSR_RI))
572 panic("Unrecoverable Machine check");
575 void SMIException(struct pt_regs *regs)
577 die("System Management Interrupt", regs, SIGABRT);
580 void unknown_exception(struct pt_regs *regs)
582 printk("Bad trap at PC: %lx, SR: %lx, vector=%lx\n",
583 regs->nip, regs->msr, regs->trap);
585 _exception(SIGTRAP, regs, 0, 0);
588 void instruction_breakpoint_exception(struct pt_regs *regs)
590 if (notify_die(DIE_IABR_MATCH, "iabr_match", regs, 5,
591 5, SIGTRAP) == NOTIFY_STOP)
593 if (debugger_iabr_match(regs))
595 _exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip);
598 void RunModeException(struct pt_regs *regs)
600 _exception(SIGTRAP, regs, 0, 0);
603 void __kprobes single_step_exception(struct pt_regs *regs)
605 regs->msr &= ~(MSR_SE | MSR_BE); /* Turn off 'trace' bits */
607 if (notify_die(DIE_SSTEP, "single_step", regs, 5,
608 5, SIGTRAP) == NOTIFY_STOP)
610 if (debugger_sstep(regs))
613 _exception(SIGTRAP, regs, TRAP_TRACE, regs->nip);
617 * After we have successfully emulated an instruction, we have to
618 * check if the instruction was being single-stepped, and if so,
619 * pretend we got a single-step exception. This was pointed out
620 * by Kumar Gala. -- paulus
622 static void emulate_single_step(struct pt_regs *regs)
624 if (single_stepping(regs)) {
625 clear_single_step(regs);
626 _exception(SIGTRAP, regs, TRAP_TRACE, 0);
630 static inline int __parse_fpscr(unsigned long fpscr)
634 /* Invalid operation */
635 if ((fpscr & FPSCR_VE) && (fpscr & FPSCR_VX))
639 else if ((fpscr & FPSCR_OE) && (fpscr & FPSCR_OX))
643 else if ((fpscr & FPSCR_UE) && (fpscr & FPSCR_UX))
647 else if ((fpscr & FPSCR_ZE) && (fpscr & FPSCR_ZX))
651 else if ((fpscr & FPSCR_XE) && (fpscr & FPSCR_XX))
657 static void parse_fpe(struct pt_regs *regs)
661 flush_fp_to_thread(current);
663 code = __parse_fpscr(current->thread.fpscr.val);
665 _exception(SIGFPE, regs, code, regs->nip);
669 * Illegal instruction emulation support. Originally written to
670 * provide the PVR to user applications using the mfspr rd, PVR.
671 * Return non-zero if we can't emulate, or -EFAULT if the associated
672 * memory access caused an access fault. Return zero on success.
674 * There are a couple of ways to do this, either "decode" the instruction
675 * or directly match lots of bits. In this case, matching lots of
676 * bits is faster and easier.
679 static int emulate_string_inst(struct pt_regs *regs, u32 instword)
681 u8 rT = (instword >> 21) & 0x1f;
682 u8 rA = (instword >> 16) & 0x1f;
683 u8 NB_RB = (instword >> 11) & 0x1f;
688 /* Early out if we are an invalid form of lswx */
689 if ((instword & PPC_INST_STRING_MASK) == PPC_INST_LSWX)
690 if ((rT == rA) || (rT == NB_RB))
693 EA = (rA == 0) ? 0 : regs->gpr[rA];
695 switch (instword & PPC_INST_STRING_MASK) {
699 num_bytes = regs->xer & 0x7f;
703 num_bytes = (NB_RB == 0) ? 32 : NB_RB;
709 while (num_bytes != 0)
712 u32 shift = 8 * (3 - (pos & 0x3));
714 switch ((instword & PPC_INST_STRING_MASK)) {
717 if (get_user(val, (u8 __user *)EA))
719 /* first time updating this reg,
723 regs->gpr[rT] |= val << shift;
727 val = regs->gpr[rT] >> shift;
728 if (put_user(val, (u8 __user *)EA))
732 /* move EA to next address */
736 /* manage our position within the register */
747 static int emulate_popcntb_inst(struct pt_regs *regs, u32 instword)
752 ra = (instword >> 16) & 0x1f;
753 rs = (instword >> 21) & 0x1f;
756 tmp = tmp - ((tmp >> 1) & 0x5555555555555555ULL);
757 tmp = (tmp & 0x3333333333333333ULL) + ((tmp >> 2) & 0x3333333333333333ULL);
758 tmp = (tmp + (tmp >> 4)) & 0x0f0f0f0f0f0f0f0fULL;
764 static int emulate_isel(struct pt_regs *regs, u32 instword)
766 u8 rT = (instword >> 21) & 0x1f;
767 u8 rA = (instword >> 16) & 0x1f;
768 u8 rB = (instword >> 11) & 0x1f;
769 u8 BC = (instword >> 6) & 0x1f;
773 tmp = (rA == 0) ? 0 : regs->gpr[rA];
774 bit = (regs->ccr >> (31 - BC)) & 0x1;
776 regs->gpr[rT] = bit ? tmp : regs->gpr[rB];
781 static int emulate_instruction(struct pt_regs *regs)
786 if (!user_mode(regs) || (regs->msr & MSR_LE))
788 CHECK_FULL_REGS(regs);
790 if (get_user(instword, (u32 __user *)(regs->nip)))
793 /* Emulate the mfspr rD, PVR. */
794 if ((instword & PPC_INST_MFSPR_PVR_MASK) == PPC_INST_MFSPR_PVR) {
795 PPC_WARN_EMULATED(mfpvr, regs);
796 rd = (instword >> 21) & 0x1f;
797 regs->gpr[rd] = mfspr(SPRN_PVR);
801 /* Emulating the dcba insn is just a no-op. */
802 if ((instword & PPC_INST_DCBA_MASK) == PPC_INST_DCBA) {
803 PPC_WARN_EMULATED(dcba, regs);
807 /* Emulate the mcrxr insn. */
808 if ((instword & PPC_INST_MCRXR_MASK) == PPC_INST_MCRXR) {
809 int shift = (instword >> 21) & 0x1c;
810 unsigned long msk = 0xf0000000UL >> shift;
812 PPC_WARN_EMULATED(mcrxr, regs);
813 regs->ccr = (regs->ccr & ~msk) | ((regs->xer >> shift) & msk);
814 regs->xer &= ~0xf0000000UL;
818 /* Emulate load/store string insn. */
819 if ((instword & PPC_INST_STRING_GEN_MASK) == PPC_INST_STRING) {
820 PPC_WARN_EMULATED(string, regs);
821 return emulate_string_inst(regs, instword);
824 /* Emulate the popcntb (Population Count Bytes) instruction. */
825 if ((instword & PPC_INST_POPCNTB_MASK) == PPC_INST_POPCNTB) {
826 PPC_WARN_EMULATED(popcntb, regs);
827 return emulate_popcntb_inst(regs, instword);
830 /* Emulate isel (Integer Select) instruction */
831 if ((instword & PPC_INST_ISEL_MASK) == PPC_INST_ISEL) {
832 PPC_WARN_EMULATED(isel, regs);
833 return emulate_isel(regs, instword);
839 int is_valid_bugaddr(unsigned long addr)
841 return is_kernel_addr(addr);
844 void __kprobes program_check_exception(struct pt_regs *regs)
846 unsigned int reason = get_reason(regs);
847 extern int do_mathemu(struct pt_regs *regs);
849 /* We can now get here via a FP Unavailable exception if the core
850 * has no FPU, in that case the reason flags will be 0 */
852 if (reason & REASON_FP) {
853 /* IEEE FP exception */
857 if (reason & REASON_TRAP) {
859 if (notify_die(DIE_BPT, "breakpoint", regs, 5, 5, SIGTRAP)
862 if (debugger_bpt(regs))
865 if (!(regs->msr & MSR_PR) && /* not user-mode */
866 report_bug(regs->nip, regs) == BUG_TRAP_TYPE_WARN) {
870 _exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip);
876 #ifdef CONFIG_MATH_EMULATION
877 /* (reason & REASON_ILLEGAL) would be the obvious thing here,
878 * but there seems to be a hardware bug on the 405GP (RevD)
879 * that means ESR is sometimes set incorrectly - either to
880 * ESR_DST (!?) or 0. In the process of chasing this with the
881 * hardware people - not sure if it can happen on any illegal
882 * instruction or only on FP instructions, whether there is a
883 * pattern to occurences etc. -dgibson 31/Mar/2003 */
884 switch (do_mathemu(regs)) {
886 emulate_single_step(regs);
890 code = __parse_fpscr(current->thread.fpscr.val);
891 _exception(SIGFPE, regs, code, regs->nip);
895 _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
898 /* fall through on any other errors */
899 #endif /* CONFIG_MATH_EMULATION */
901 /* Try to emulate it if we should. */
902 if (reason & (REASON_ILLEGAL | REASON_PRIVILEGED)) {
903 switch (emulate_instruction(regs)) {
906 emulate_single_step(regs);
909 _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
914 if (reason & REASON_PRIVILEGED)
915 _exception(SIGILL, regs, ILL_PRVOPC, regs->nip);
917 _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
920 void alignment_exception(struct pt_regs *regs)
922 int sig, code, fixed = 0;
924 /* we don't implement logging of alignment exceptions */
925 if (!(current->thread.align_ctl & PR_UNALIGN_SIGBUS))
926 fixed = fix_alignment(regs);
929 regs->nip += 4; /* skip over emulated instruction */
930 emulate_single_step(regs);
934 /* Operand address was bad */
935 if (fixed == -EFAULT) {
943 _exception(sig, regs, code, regs->dar);
945 bad_page_fault(regs, regs->dar, sig);
948 void StackOverflow(struct pt_regs *regs)
950 printk(KERN_CRIT "Kernel stack overflow in process %p, r1=%lx\n",
951 current, regs->gpr[1]);
954 panic("kernel stack overflow");
957 void nonrecoverable_exception(struct pt_regs *regs)
959 printk(KERN_ERR "Non-recoverable exception at PC=%lx MSR=%lx\n",
960 regs->nip, regs->msr);
962 die("nonrecoverable exception", regs, SIGKILL);
965 void trace_syscall(struct pt_regs *regs)
967 printk("Task: %p(%d), PC: %08lX/%08lX, Syscall: %3ld, Result: %s%ld %s\n",
968 current, task_pid_nr(current), regs->nip, regs->link, regs->gpr[0],
969 regs->ccr&0x10000000?"Error=":"", regs->gpr[3], print_tainted());
972 void kernel_fp_unavailable_exception(struct pt_regs *regs)
974 printk(KERN_EMERG "Unrecoverable FP Unavailable Exception "
975 "%lx at %lx\n", regs->trap, regs->nip);
976 die("Unrecoverable FP Unavailable Exception", regs, SIGABRT);
979 void altivec_unavailable_exception(struct pt_regs *regs)
981 if (user_mode(regs)) {
982 /* A user program has executed an altivec instruction,
983 but this kernel doesn't support altivec. */
984 _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
988 printk(KERN_EMERG "Unrecoverable VMX/Altivec Unavailable Exception "
989 "%lx at %lx\n", regs->trap, regs->nip);
990 die("Unrecoverable VMX/Altivec Unavailable Exception", regs, SIGABRT);
993 void vsx_unavailable_exception(struct pt_regs *regs)
995 if (user_mode(regs)) {
996 /* A user program has executed an vsx instruction,
997 but this kernel doesn't support vsx. */
998 _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
1002 printk(KERN_EMERG "Unrecoverable VSX Unavailable Exception "
1003 "%lx at %lx\n", regs->trap, regs->nip);
1004 die("Unrecoverable VSX Unavailable Exception", regs, SIGABRT);
1007 void performance_monitor_exception(struct pt_regs *regs)
1009 __get_cpu_var(irq_stat).pmu_irqs++;
1015 void SoftwareEmulation(struct pt_regs *regs)
1017 extern int do_mathemu(struct pt_regs *);
1018 extern int Soft_emulate_8xx(struct pt_regs *);
1019 #if defined(CONFIG_MATH_EMULATION) || defined(CONFIG_8XX_MINIMAL_FPEMU)
1023 CHECK_FULL_REGS(regs);
1025 if (!user_mode(regs)) {
1027 die("Kernel Mode Software FPU Emulation", regs, SIGFPE);
1030 #ifdef CONFIG_MATH_EMULATION
1031 errcode = do_mathemu(regs);
1033 PPC_WARN_EMULATED(math, regs);
1037 emulate_single_step(regs);
1041 code = __parse_fpscr(current->thread.fpscr.val);
1042 _exception(SIGFPE, regs, code, regs->nip);
1046 _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
1049 _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
1053 #elif defined(CONFIG_8XX_MINIMAL_FPEMU)
1054 errcode = Soft_emulate_8xx(regs);
1056 PPC_WARN_EMULATED(8xx, regs);
1060 emulate_single_step(regs);
1063 _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
1066 _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
1070 _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
1073 #endif /* CONFIG_8xx */
1075 #ifdef CONFIG_PPC_ADV_DEBUG_REGS
1076 static void handle_debug(struct pt_regs *regs, unsigned long debug_status)
1080 * Determine the cause of the debug event, clear the
1081 * event flags and send a trap to the handler. Torez
1083 if (debug_status & (DBSR_DAC1R | DBSR_DAC1W)) {
1084 dbcr_dac(current) &= ~(DBCR_DAC1R | DBCR_DAC1W);
1085 #ifdef CONFIG_PPC_ADV_DEBUG_DAC_RANGE
1086 current->thread.dbcr2 &= ~DBCR2_DAC12MODE;
1088 do_send_trap(regs, mfspr(SPRN_DAC1), debug_status, TRAP_HWBKPT,
1091 } else if (debug_status & (DBSR_DAC2R | DBSR_DAC2W)) {
1092 dbcr_dac(current) &= ~(DBCR_DAC2R | DBCR_DAC2W);
1093 do_send_trap(regs, mfspr(SPRN_DAC2), debug_status, TRAP_HWBKPT,
1096 } else if (debug_status & DBSR_IAC1) {
1097 current->thread.dbcr0 &= ~DBCR0_IAC1;
1098 dbcr_iac_range(current) &= ~DBCR_IAC12MODE;
1099 do_send_trap(regs, mfspr(SPRN_IAC1), debug_status, TRAP_HWBKPT,
1102 } else if (debug_status & DBSR_IAC2) {
1103 current->thread.dbcr0 &= ~DBCR0_IAC2;
1104 do_send_trap(regs, mfspr(SPRN_IAC2), debug_status, TRAP_HWBKPT,
1107 } else if (debug_status & DBSR_IAC3) {
1108 current->thread.dbcr0 &= ~DBCR0_IAC3;
1109 dbcr_iac_range(current) &= ~DBCR_IAC34MODE;
1110 do_send_trap(regs, mfspr(SPRN_IAC3), debug_status, TRAP_HWBKPT,
1113 } else if (debug_status & DBSR_IAC4) {
1114 current->thread.dbcr0 &= ~DBCR0_IAC4;
1115 do_send_trap(regs, mfspr(SPRN_IAC4), debug_status, TRAP_HWBKPT,
1120 * At the point this routine was called, the MSR(DE) was turned off.
1121 * Check all other debug flags and see if that bit needs to be turned
1124 if (DBCR_ACTIVE_EVENTS(current->thread.dbcr0, current->thread.dbcr1))
1125 regs->msr |= MSR_DE;
1127 /* Make sure the IDM flag is off */
1128 current->thread.dbcr0 &= ~DBCR0_IDM;
1131 mtspr(SPRN_DBCR0, current->thread.dbcr0);
1134 void __kprobes DebugException(struct pt_regs *regs, unsigned long debug_status)
1136 current->thread.dbsr = debug_status;
1138 /* Hack alert: On BookE, Branch Taken stops on the branch itself, while
1139 * on server, it stops on the target of the branch. In order to simulate
1140 * the server behaviour, we thus restart right away with a single step
1141 * instead of stopping here when hitting a BT
1143 if (debug_status & DBSR_BT) {
1144 regs->msr &= ~MSR_DE;
1147 mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_BT);
1148 /* Clear the BT event */
1149 mtspr(SPRN_DBSR, DBSR_BT);
1151 /* Do the single step trick only when coming from userspace */
1152 if (user_mode(regs)) {
1153 current->thread.dbcr0 &= ~DBCR0_BT;
1154 current->thread.dbcr0 |= DBCR0_IDM | DBCR0_IC;
1155 regs->msr |= MSR_DE;
1159 if (notify_die(DIE_SSTEP, "block_step", regs, 5,
1160 5, SIGTRAP) == NOTIFY_STOP) {
1163 if (debugger_sstep(regs))
1165 } else if (debug_status & DBSR_IC) { /* Instruction complete */
1166 regs->msr &= ~MSR_DE;
1168 /* Disable instruction completion */
1169 mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_IC);
1170 /* Clear the instruction completion event */
1171 mtspr(SPRN_DBSR, DBSR_IC);
1173 if (notify_die(DIE_SSTEP, "single_step", regs, 5,
1174 5, SIGTRAP) == NOTIFY_STOP) {
1178 if (debugger_sstep(regs))
1181 if (user_mode(regs)) {
1182 current->thread.dbcr0 &= ~DBCR0_IC;
1183 #ifdef CONFIG_PPC_ADV_DEBUG_REGS
1184 if (DBCR_ACTIVE_EVENTS(current->thread.dbcr0,
1185 current->thread.dbcr1))
1186 regs->msr |= MSR_DE;
1188 /* Make sure the IDM bit is off */
1189 current->thread.dbcr0 &= ~DBCR0_IDM;
1193 _exception(SIGTRAP, regs, TRAP_TRACE, regs->nip);
1195 handle_debug(regs, debug_status);
1197 #endif /* CONFIG_PPC_ADV_DEBUG_REGS */
1199 #if !defined(CONFIG_TAU_INT)
1200 void TAUException(struct pt_regs *regs)
1202 printk("TAU trap at PC: %lx, MSR: %lx, vector=%lx %s\n",
1203 regs->nip, regs->msr, regs->trap, print_tainted());
1205 #endif /* CONFIG_INT_TAU */
1207 #ifdef CONFIG_ALTIVEC
1208 void altivec_assist_exception(struct pt_regs *regs)
1212 if (!user_mode(regs)) {
1213 printk(KERN_EMERG "VMX/Altivec assist exception in kernel mode"
1214 " at %lx\n", regs->nip);
1215 die("Kernel VMX/Altivec assist exception", regs, SIGILL);
1218 flush_altivec_to_thread(current);
1220 PPC_WARN_EMULATED(altivec, regs);
1221 err = emulate_altivec(regs);
1223 regs->nip += 4; /* skip emulated instruction */
1224 emulate_single_step(regs);
1228 if (err == -EFAULT) {
1229 /* got an error reading the instruction */
1230 _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
1232 /* didn't recognize the instruction */
1233 /* XXX quick hack for now: set the non-Java bit in the VSCR */
1234 if (printk_ratelimit())
1235 printk(KERN_ERR "Unrecognized altivec instruction "
1236 "in %s at %lx\n", current->comm, regs->nip);
1237 current->thread.vscr.u[3] |= 0x10000;
1240 #endif /* CONFIG_ALTIVEC */
1243 void vsx_assist_exception(struct pt_regs *regs)
1245 if (!user_mode(regs)) {
1246 printk(KERN_EMERG "VSX assist exception in kernel mode"
1247 " at %lx\n", regs->nip);
1248 die("Kernel VSX assist exception", regs, SIGILL);
1251 flush_vsx_to_thread(current);
1252 printk(KERN_INFO "VSX assist not supported at %lx\n", regs->nip);
1253 _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
1255 #endif /* CONFIG_VSX */
1257 #ifdef CONFIG_FSL_BOOKE
1259 void doorbell_exception(struct pt_regs *regs)
1262 int cpu = smp_processor_id();
1265 if (num_online_cpus() < 2)
1268 for (msg = 0; msg < 4; msg++)
1269 if (test_and_clear_bit(msg, &dbell_smp_message[cpu]))
1270 smp_message_recv(msg);
1272 printk(KERN_WARNING "Received doorbell on non-smp system\n");
1276 void CacheLockingException(struct pt_regs *regs, unsigned long address,
1277 unsigned long error_code)
1279 /* We treat cache locking instructions from the user
1280 * as priv ops, in the future we could try to do
1283 if (error_code & (ESR_DLK|ESR_ILK))
1284 _exception(SIGILL, regs, ILL_PRVOPC, regs->nip);
1287 #endif /* CONFIG_FSL_BOOKE */
1290 void SPEFloatingPointException(struct pt_regs *regs)
1292 extern int do_spe_mathemu(struct pt_regs *regs);
1293 unsigned long spefscr;
1299 if (regs->msr & MSR_SPE)
1300 giveup_spe(current);
1303 spefscr = current->thread.spefscr;
1304 fpexc_mode = current->thread.fpexc_mode;
1306 if ((spefscr & SPEFSCR_FOVF) && (fpexc_mode & PR_FP_EXC_OVF)) {
1309 else if ((spefscr & SPEFSCR_FUNF) && (fpexc_mode & PR_FP_EXC_UND)) {
1312 else if ((spefscr & SPEFSCR_FDBZ) && (fpexc_mode & PR_FP_EXC_DIV))
1314 else if ((spefscr & SPEFSCR_FINV) && (fpexc_mode & PR_FP_EXC_INV)) {
1317 else if ((spefscr & (SPEFSCR_FG | SPEFSCR_FX)) && (fpexc_mode & PR_FP_EXC_RES))
1320 err = do_spe_mathemu(regs);
1322 regs->nip += 4; /* skip emulated instruction */
1323 emulate_single_step(regs);
1327 if (err == -EFAULT) {
1328 /* got an error reading the instruction */
1329 _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
1330 } else if (err == -EINVAL) {
1331 /* didn't recognize the instruction */
1332 printk(KERN_ERR "unrecognized spe instruction "
1333 "in %s at %lx\n", current->comm, regs->nip);
1335 _exception(SIGFPE, regs, code, regs->nip);
1341 void SPEFloatingPointRoundException(struct pt_regs *regs)
1343 extern int speround_handler(struct pt_regs *regs);
1347 if (regs->msr & MSR_SPE)
1348 giveup_spe(current);
1352 err = speround_handler(regs);
1354 regs->nip += 4; /* skip emulated instruction */
1355 emulate_single_step(regs);
1359 if (err == -EFAULT) {
1360 /* got an error reading the instruction */
1361 _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
1362 } else if (err == -EINVAL) {
1363 /* didn't recognize the instruction */
1364 printk(KERN_ERR "unrecognized spe instruction "
1365 "in %s at %lx\n", current->comm, regs->nip);
1367 _exception(SIGFPE, regs, 0, regs->nip);
1374 * We enter here if we get an unrecoverable exception, that is, one
1375 * that happened at a point where the RI (recoverable interrupt) bit
1376 * in the MSR is 0. This indicates that SRR0/1 are live, and that
1377 * we therefore lost state by taking this exception.
1379 void unrecoverable_exception(struct pt_regs *regs)
1381 printk(KERN_EMERG "Unrecoverable exception %lx at %lx\n",
1382 regs->trap, regs->nip);
1383 die("Unrecoverable exception", regs, SIGABRT);
1386 #ifdef CONFIG_BOOKE_WDT
1388 * Default handler for a Watchdog exception,
1389 * spins until a reboot occurs
1391 void __attribute__ ((weak)) WatchdogHandler(struct pt_regs *regs)
1393 /* Generic WatchdogHandler, implement your own */
1394 mtspr(SPRN_TCR, mfspr(SPRN_TCR)&(~TCR_WIE));
1398 void WatchdogException(struct pt_regs *regs)
1400 printk (KERN_EMERG "PowerPC Book-E Watchdog Exception\n");
1401 WatchdogHandler(regs);
1406 * We enter here if we discover during exception entry that we are
1407 * running in supervisor mode with a userspace value in the stack pointer.
1409 void kernel_bad_stack(struct pt_regs *regs)
1411 printk(KERN_EMERG "Bad kernel stack pointer %lx at %lx\n",
1412 regs->gpr[1], regs->nip);
1413 die("Bad kernel stack pointer", regs, SIGABRT);
1416 void __init trap_init(void)
1421 #ifdef CONFIG_PPC_EMULATED_STATS
1423 #define WARN_EMULATED_SETUP(type) .type = { .name = #type }
1425 struct ppc_emulated ppc_emulated = {
1426 #ifdef CONFIG_ALTIVEC
1427 WARN_EMULATED_SETUP(altivec),
1429 WARN_EMULATED_SETUP(dcba),
1430 WARN_EMULATED_SETUP(dcbz),
1431 WARN_EMULATED_SETUP(fp_pair),
1432 WARN_EMULATED_SETUP(isel),
1433 WARN_EMULATED_SETUP(mcrxr),
1434 WARN_EMULATED_SETUP(mfpvr),
1435 WARN_EMULATED_SETUP(multiple),
1436 WARN_EMULATED_SETUP(popcntb),
1437 WARN_EMULATED_SETUP(spe),
1438 WARN_EMULATED_SETUP(string),
1439 WARN_EMULATED_SETUP(unaligned),
1440 #ifdef CONFIG_MATH_EMULATION
1441 WARN_EMULATED_SETUP(math),
1442 #elif defined(CONFIG_8XX_MINIMAL_FPEMU)
1443 WARN_EMULATED_SETUP(8xx),
1446 WARN_EMULATED_SETUP(vsx),
1450 u32 ppc_warn_emulated;
1452 void ppc_warn_emulated_print(const char *type)
1454 if (printk_ratelimit())
1455 pr_warning("%s used emulated %s instruction\n", current->comm,
1459 static int __init ppc_warn_emulated_init(void)
1461 struct dentry *dir, *d;
1463 struct ppc_emulated_entry *entries = (void *)&ppc_emulated;
1465 if (!powerpc_debugfs_root)
1468 dir = debugfs_create_dir("emulated_instructions",
1469 powerpc_debugfs_root);
1473 d = debugfs_create_u32("do_warn", S_IRUGO | S_IWUSR, dir,
1474 &ppc_warn_emulated);
1478 for (i = 0; i < sizeof(ppc_emulated)/sizeof(*entries); i++) {
1479 d = debugfs_create_u32(entries[i].name, S_IRUGO | S_IWUSR, dir,
1480 (u32 *)&entries[i].val.counter);
1488 debugfs_remove_recursive(dir);
1492 device_initcall(ppc_warn_emulated_init);
1494 #endif /* CONFIG_PPC_EMULATED_STATS */