2 * P1022 DS 36Bit Physical Address Map Device Tree Source
4 * Copyright 2010 Freescale Semiconductor, Inc.
6 * This file is licensed under the terms of the GNU General Public License
7 * version 2. This program is licensed "as is" without any warranty of any
8 * kind, whether express or implied.
14 compatible = "fsl,P1022DS";
17 interrupt-parent = <&mpic>;
36 next-level-cache = <&L2>;
42 next-level-cache = <&L2>;
47 device_type = "memory";
53 compatible = "fsl,p1022-elbc", "fsl,elbc", "simple-bus";
54 reg = <0 0xffe05000 0 0x1000>;
57 ranges = <0x0 0x0 0xf 0xe8000000 0x08000000
58 0x1 0x0 0xf 0xe0000000 0x08000000
59 0x2 0x0 0x0 0xffa00000 0x00040000
60 0x3 0x0 0xf 0xffdf0000 0x00008000>;
65 compatible = "cfi-flash";
66 reg = <0x0 0x0 0x8000000>;
71 reg = <0x0 0x03000000>;
72 label = "ramdisk-nor";
77 reg = <0x03000000 0x00e00000>;
78 label = "diagnostic-nor";
83 reg = <0x03e00000 0x00200000>;
89 reg = <0x04000000 0x00400000>;
95 reg = <0x04400000 0x03b00000>;
100 reg = <0x07f00000 0x00080000>;
106 reg = <0x07f80000 0x00080000>;
107 label = "u-boot-nor";
113 #address-cells = <1>;
115 compatible = "fsl,elbc-fcm-nand";
116 reg = <0x2 0x0 0x40000>;
119 reg = <0x0 0x02000000>;
120 label = "u-boot-nand";
125 reg = <0x02000000 0x10000000>;
126 label = "jffs2-nand";
130 reg = <0x12000000 0x10000000>;
131 label = "ramdisk-nand";
136 reg = <0x22000000 0x04000000>;
137 label = "kernel-nand";
141 reg = <0x26000000 0x01000000>;
147 reg = <0x27000000 0x19000000>;
148 label = "reserved-nand";
153 compatible = "fsl,p1022ds-pixis";
155 interrupt-parent = <&mpic>;
157 * IRQ8 is generated if the "EVENT" switch is pressed
158 * and PX_CTL[EVESEL] is set to 00.
165 #address-cells = <1>;
168 compatible = "fsl,p1022-immr", "simple-bus";
169 ranges = <0x0 0xf 0xffe00000 0x100000>;
170 bus-frequency = <0>; // Filled out by uboot.
173 compatible = "fsl,ecm-law";
179 compatible = "fsl,p1022-ecm", "fsl,ecm";
180 reg = <0x1000 0x1000>;
184 memory-controller@2000 {
185 compatible = "fsl,p1022-memory-controller";
186 reg = <0x2000 0x1000>;
191 #address-cells = <1>;
194 compatible = "fsl-i2c";
195 reg = <0x3000 0x100>;
201 #address-cells = <1>;
204 compatible = "fsl-i2c";
205 reg = <0x3100 0x100>;
210 compatible = "wlf,wm8776";
212 /* MCLK source is a stand-alone oscillator */
213 clock-frequency = <12288000>;
217 serial0: serial@4500 {
219 device_type = "serial";
220 compatible = "ns16550";
221 reg = <0x4500 0x100>;
222 clock-frequency = <0>;
226 serial1: serial@4600 {
228 device_type = "serial";
229 compatible = "ns16550";
230 reg = <0x4600 0x100>;
231 clock-frequency = <0>;
237 #address-cells = <1>;
239 compatible = "fsl,espi";
240 reg = <0x7000 0x1000>;
241 interrupts = <59 0x2>;
242 espi,num-ss-bits = <4>;
246 #address-cells = <1>;
248 compatible = "fsl,espi-flash";
250 linux,modalias = "fsl_m25p80";
251 spi-max-frequency = <40000000>; /* input clock */
253 label = "u-boot-spi";
254 reg = <0x00000000 0x00100000>;
258 label = "kernel-spi";
259 reg = <0x00100000 0x00500000>;
264 reg = <0x00600000 0x00100000>;
268 label = "file system-spi";
269 reg = <0x00700000 0x00900000>;
275 compatible = "fsl,mpc8610-ssi";
277 reg = <0x15000 0x100>;
279 fsl,mode = "i2s-slave";
280 codec-handle = <&wm8776>;
281 fsl,playback-dma = <&dma00>;
282 fsl,capture-dma = <&dma01>;
283 fsl,fifo-depth = <16>;
287 #address-cells = <1>;
289 compatible = "fsl,eloplus-dma";
291 ranges = <0x0 0xc100 0x200>;
293 dma00: dma-channel@0 {
294 compatible = "fsl,ssi-dma-channel";
299 dma01: dma-channel@80 {
300 compatible = "fsl,ssi-dma-channel";
306 compatible = "fsl,eloplus-dma-channel";
312 compatible = "fsl,eloplus-dma-channel";
319 gpio: gpio-controller@f000 {
321 compatible = "fsl,mpc8572-gpio";
322 reg = <0xf000 0x100>;
323 interrupts = <47 0x2>;
327 L2: l2-cache-controller@20000 {
328 compatible = "fsl,p1022-l2-cache-controller";
329 reg = <0x20000 0x1000>;
330 cache-line-size = <32>; // 32 bytes
331 cache-size = <0x40000>; // L2, 256K
336 #address-cells = <1>;
338 compatible = "fsl,eloplus-dma";
340 ranges = <0x0 0x21100 0x200>;
343 compatible = "fsl,eloplus-dma-channel";
349 compatible = "fsl,eloplus-dma-channel";
355 compatible = "fsl,eloplus-dma-channel";
361 compatible = "fsl,eloplus-dma-channel";
369 #address-cells = <1>;
371 compatible = "fsl-usb2-dr";
372 reg = <0x22000 0x1000>;
373 interrupts = <28 0x2>;
378 #address-cells = <1>;
380 compatible = "fsl,etsec2-mdio";
381 reg = <0x24000 0x1000 0xb0030 0x4>;
383 phy0: ethernet-phy@0 {
387 phy1: ethernet-phy@1 {
394 #address-cells = <1>;
396 compatible = "fsl,etsec2-mdio";
397 reg = <0x25000 0x1000 0xb1030 0x4>;
400 enet0: ethernet@B0000 {
401 #address-cells = <1>;
404 device_type = "network";
406 compatible = "fsl,etsec2";
407 fsl,num_rx_queues = <0x8>;
408 fsl,num_tx_queues = <0x8>;
411 local-mac-address = [ 00 00 00 00 00 00 ];
412 fixed-link = <1 1 1000 0 0>;
413 phy-handle = <&phy0>;
414 phy-connection-type = "rgmii-id";
416 #address-cells = <1>;
418 reg = <0xB0000 0x1000>;
419 interrupts = <29 2 30 2 34 2>;
422 #address-cells = <1>;
424 reg = <0xB4000 0x1000>;
425 interrupts = <17 2 18 2 24 2>;
429 enet1: ethernet@B1000 {
430 #address-cells = <1>;
433 device_type = "network";
435 compatible = "fsl,etsec2";
436 fsl,num_rx_queues = <0x8>;
437 fsl,num_tx_queues = <0x8>;
438 local-mac-address = [ 00 00 00 00 00 00 ];
439 fixed-link = <1 1 1000 0 0>;
440 phy-handle = <&phy1>;
441 phy-connection-type = "rgmii-id";
443 #address-cells = <1>;
445 reg = <0xB1000 0x1000>;
446 interrupts = <35 2 36 2 40 2>;
449 #address-cells = <1>;
451 reg = <0xB5000 0x1000>;
452 interrupts = <51 2 52 2 67 2>;
457 compatible = "fsl,p1022-esdhc", "fsl,esdhc";
458 reg = <0x2e000 0x1000>;
459 interrupts = <72 0x2>;
460 fsl,sdhci-auto-cmd12;
461 /* Filled in by U-Boot */
462 clock-frequency = <0>;
466 compatible = "fsl,sec3.3", "fsl,sec3.1", "fsl,sec3.0",
467 "fsl,sec2.4", "fsl,sec2.2", "fsl,sec2.1",
469 reg = <0x30000 0x10000>;
470 interrupts = <45 2 58 2>;
471 fsl,num-channels = <4>;
472 fsl,channel-fifo-len = <24>;
473 fsl,exec-units-mask = <0x97c>;
474 fsl,descriptor-types-mask = <0x3a30abf>;
478 compatible = "fsl,mpc8536-sata", "fsl,pq-sata";
479 reg = <0x18000 0x1000>;
481 interrupts = <74 0x2>;
485 compatible = "fsl,mpc8536-sata", "fsl,pq-sata";
486 reg = <0x19000 0x1000>;
488 interrupts = <41 0x2>;
492 compatible = "fsl,mpc8536-pmc", "fsl,mpc8548-pmc";
493 reg = <0xe0070 0x20>;
497 compatible = "fsl,diu", "fsl,p1022-diu";
498 reg = <0x10000 1000>;
503 compatible = "fsl,mpic-global-timer";
504 reg = <0x41100 0x204>;
505 interrupts = <0xf7 0x2>;
509 interrupt-controller;
510 #address-cells = <0>;
511 #interrupt-cells = <2>;
512 reg = <0x40000 0x40000>;
513 compatible = "chrp,open-pic";
514 device_type = "open-pic";
518 compatible = "fsl,p1022-msi", "fsl,mpic-msi";
519 reg = <0x41600 0x80>;
520 msi-available-ranges = <0 0x100>;
532 global-utilities@e0000 { //global utilities block
533 compatible = "fsl,p1022-guts";
534 reg = <0xe0000 0x1000>;
539 pci0: pcie@fffe09000 {
540 compatible = "fsl,p1022-pcie";
542 #interrupt-cells = <1>;
544 #address-cells = <3>;
545 reg = <0xf 0xffe09000 0 0x1000>;
547 ranges = <0x2000000 0x0 0xa0000000 0xc 0x20000000 0x0 0x20000000
548 0x1000000 0x0 0x00000000 0xf 0xffc10000 0x0 0x10000>;
549 clock-frequency = <33333333>;
551 interrupt-map-mask = <0xf800 0 0 7>;
560 reg = <0x0 0x0 0x0 0x0 0x0>;
562 #address-cells = <3>;
564 ranges = <0x2000000 0x0 0xe0000000
565 0x2000000 0x0 0xe0000000
574 pci1: pcie@fffe0a000 {
575 compatible = "fsl,p1022-pcie";
577 #interrupt-cells = <1>;
579 #address-cells = <3>;
580 reg = <0xf 0xffe0a000 0 0x1000>;
582 ranges = <0x2000000 0x0 0xc0000000 0xc 0x40000000 0x0 0x20000000
583 0x1000000 0x0 0x00000000 0xf 0xffc20000 0x0 0x10000>;
584 clock-frequency = <33333333>;
586 interrupt-map-mask = <0xf800 0 0 7>;
595 reg = <0x0 0x0 0x0 0x0 0x0>;
597 #address-cells = <3>;
599 ranges = <0x2000000 0x0 0xe0000000
600 0x2000000 0x0 0xe0000000
610 pci2: pcie@fffe0b000 {
611 compatible = "fsl,p1022-pcie";
613 #interrupt-cells = <1>;
615 #address-cells = <3>;
616 reg = <0xf 0xffe0b000 0 0x1000>;
618 ranges = <0x2000000 0x0 0x80000000 0xc 0x00000000 0x0 0x20000000
619 0x1000000 0x0 0x00000000 0xf 0xffc00000 0x0 0x10000>;
620 clock-frequency = <33333333>;
622 interrupt-map-mask = <0xf800 0 0 7>;
627 0000 0 0 3 &mpic 10 1
628 0000 0 0 4 &mpic 11 1
631 reg = <0x0 0x0 0x0 0x0 0x0>;
633 #address-cells = <3>;
635 ranges = <0x2000000 0x0 0xe0000000
636 0x2000000 0x0 0xe0000000