]> Pileus Git - ~andy/linux/blob - arch/arm/plat-omap/i2c.c
OMAP1: I2C: fix device initialization
[~andy/linux] / arch / arm / plat-omap / i2c.c
1 /*
2  * linux/arch/arm/plat-omap/i2c.c
3  *
4  * Helper module for board specific I2C bus registration
5  *
6  * Copyright (C) 2007 Nokia Corporation.
7  *
8  * Contact: Jarkko Nikula <jhnikula@gmail.com>
9  *
10  * This program is free software; you can redistribute it and/or
11  * modify it under the terms of the GNU General Public License
12  * version 2 as published by the Free Software Foundation.
13  *
14  * This program is distributed in the hope that it will be useful, but
15  * WITHOUT ANY WARRANTY; without even the implied warranty of
16  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
17  * General Public License for more details.
18  *
19  * You should have received a copy of the GNU General Public License
20  * along with this program; if not, write to the Free Software
21  * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
22  * 02110-1301 USA
23  *
24  */
25
26 #include <linux/kernel.h>
27 #include <linux/platform_device.h>
28 #include <linux/i2c.h>
29 #include <linux/i2c-omap.h>
30 #include <linux/slab.h>
31 #include <linux/err.h>
32 #include <linux/clk.h>
33
34 #include <mach/irqs.h>
35 #include <plat/mux.h>
36 #include <plat/i2c.h>
37 #include <plat/omap-pm.h>
38 #include <plat/omap_device.h>
39
40 #define OMAP_I2C_SIZE           0x3f
41 #define OMAP1_I2C_BASE          0xfffb3800
42
43 static const char name[] = "i2c_omap";
44
45 #define I2C_RESOURCE_BUILDER(base, irq)                 \
46         {                                               \
47                 .start  = (base),                       \
48                 .end    = (base) + OMAP_I2C_SIZE,       \
49                 .flags  = IORESOURCE_MEM,               \
50         },                                              \
51         {                                               \
52                 .start  = (irq),                        \
53                 .flags  = IORESOURCE_IRQ,               \
54         },
55
56 static struct resource i2c_resources[][2] = {
57         { I2C_RESOURCE_BUILDER(0, 0) },
58 };
59
60 #define I2C_DEV_BUILDER(bus_id, res, data)              \
61         {                                               \
62                 .id     = (bus_id),                     \
63                 .name   = name,                         \
64                 .num_resources  = ARRAY_SIZE(res),      \
65                 .resource       = (res),                \
66                 .dev            = {                     \
67                         .platform_data  = (data),       \
68                 },                                      \
69         }
70
71 #define MAX_OMAP_I2C_HWMOD_NAME_LEN     16
72 #define OMAP_I2C_MAX_CONTROLLERS 4
73 static struct omap_i2c_bus_platform_data i2c_pdata[OMAP_I2C_MAX_CONTROLLERS];
74 static struct platform_device omap_i2c_devices[] = {
75         I2C_DEV_BUILDER(1, i2c_resources[0], &i2c_pdata[0]),
76 };
77
78 #define OMAP_I2C_CMDLINE_SETUP  (BIT(31))
79
80 static int __init omap_i2c_nr_ports(void)
81 {
82         int ports = 0;
83
84         if (cpu_class_is_omap1())
85                 ports = 1;
86         else if (cpu_is_omap24xx())
87                 ports = 2;
88         else if (cpu_is_omap34xx())
89                 ports = 3;
90         else if (cpu_is_omap44xx())
91                 ports = 4;
92
93         return ports;
94 }
95
96 static inline int omap1_i2c_add_bus(int bus_id)
97 {
98         struct platform_device *pdev;
99         struct omap_i2c_bus_platform_data *pdata;
100         struct resource *res;
101
102         omap1_i2c_mux_pins(bus_id);
103
104         pdev = &omap_i2c_devices[bus_id - 1];
105         res = pdev->resource;
106         res[0].start = OMAP1_I2C_BASE;
107         res[0].end = res[0].start + OMAP_I2C_SIZE;
108         res[1].start = INT_I2C;
109         pdata = &i2c_pdata[bus_id - 1];
110
111         return platform_device_register(pdev);
112 }
113
114
115 /*
116  * XXX This function is a temporary compatibility wrapper - only
117  * needed until the I2C driver can be converted to call
118  * omap_pm_set_max_dev_wakeup_lat() and handle a return code.
119  */
120 static void omap_pm_set_max_mpu_wakeup_lat_compat(struct device *dev, long t)
121 {
122         omap_pm_set_max_mpu_wakeup_lat(dev, t);
123 }
124
125 static struct omap_device_pm_latency omap_i2c_latency[] = {
126         [0] = {
127                 .deactivate_func        = omap_device_idle_hwmods,
128                 .activate_func          = omap_device_enable_hwmods,
129                 .flags                  = OMAP_DEVICE_LATENCY_AUTO_ADJUST,
130         },
131 };
132
133 static inline int omap2_i2c_add_bus(int bus_id)
134 {
135         int l;
136         struct omap_hwmod *oh;
137         struct omap_device *od;
138         char oh_name[MAX_OMAP_I2C_HWMOD_NAME_LEN];
139         struct omap_i2c_bus_platform_data *pdata;
140
141         omap2_i2c_mux_pins(bus_id);
142
143         l = snprintf(oh_name, MAX_OMAP_I2C_HWMOD_NAME_LEN, "i2c%d", bus_id);
144         WARN(l >= MAX_OMAP_I2C_HWMOD_NAME_LEN,
145                 "String buffer overflow in I2C%d device setup\n", bus_id);
146         oh = omap_hwmod_lookup(oh_name);
147         if (!oh) {
148                         pr_err("Could not look up %s\n", oh_name);
149                         return -EEXIST;
150         }
151
152         pdata = &i2c_pdata[bus_id - 1];
153         /*
154          * When waiting for completion of a i2c transfer, we need to
155          * set a wake up latency constraint for the MPU. This is to
156          * ensure quick enough wakeup from idle, when transfer
157          * completes.
158          * Only omap3 has support for constraints
159          */
160         if (cpu_is_omap34xx())
161                 pdata->set_mpu_wkup_lat = omap_pm_set_max_mpu_wakeup_lat_compat;
162         od = omap_device_build(name, bus_id, oh, pdata,
163                         sizeof(struct omap_i2c_bus_platform_data),
164                         omap_i2c_latency, ARRAY_SIZE(omap_i2c_latency), 0);
165         WARN(IS_ERR(od), "Could not build omap_device for %s\n", name);
166
167         return PTR_ERR(od);
168 }
169
170 static int __init omap_i2c_add_bus(int bus_id)
171 {
172         if (cpu_class_is_omap1())
173                 return omap1_i2c_add_bus(bus_id);
174         else
175                 return omap2_i2c_add_bus(bus_id);
176 }
177
178 /**
179  * omap_i2c_bus_setup - Process command line options for the I2C bus speed
180  * @str: String of options
181  *
182  * This function allow to override the default I2C bus speed for given I2C
183  * bus with a command line option.
184  *
185  * Format: i2c_bus=bus_id,clkrate (in kHz)
186  *
187  * Returns 1 on success, 0 otherwise.
188  */
189 static int __init omap_i2c_bus_setup(char *str)
190 {
191         int ports;
192         int ints[3];
193
194         ports = omap_i2c_nr_ports();
195         get_options(str, 3, ints);
196         if (ints[0] < 2 || ints[1] < 1 || ints[1] > ports)
197                 return 0;
198         i2c_pdata[ints[1] - 1].clkrate = ints[2];
199         i2c_pdata[ints[1] - 1].clkrate |= OMAP_I2C_CMDLINE_SETUP;
200
201         return 1;
202 }
203 __setup("i2c_bus=", omap_i2c_bus_setup);
204
205 /*
206  * Register busses defined in command line but that are not registered with
207  * omap_register_i2c_bus from board initialization code.
208  */
209 static int __init omap_register_i2c_bus_cmdline(void)
210 {
211         int i, err = 0;
212
213         for (i = 0; i < ARRAY_SIZE(i2c_pdata); i++)
214                 if (i2c_pdata[i].clkrate & OMAP_I2C_CMDLINE_SETUP) {
215                         i2c_pdata[i].clkrate &= ~OMAP_I2C_CMDLINE_SETUP;
216                         err = omap_i2c_add_bus(i + 1);
217                         if (err)
218                                 goto out;
219                 }
220
221 out:
222         return err;
223 }
224 subsys_initcall(omap_register_i2c_bus_cmdline);
225
226 /**
227  * omap_register_i2c_bus - register I2C bus with device descriptors
228  * @bus_id: bus id counting from number 1
229  * @clkrate: clock rate of the bus in kHz
230  * @info: pointer into I2C device descriptor table or NULL
231  * @len: number of descriptors in the table
232  *
233  * Returns 0 on success or an error code.
234  */
235 int __init omap_register_i2c_bus(int bus_id, u32 clkrate,
236                           struct i2c_board_info const *info,
237                           unsigned len)
238 {
239         int err;
240
241         BUG_ON(bus_id < 1 || bus_id > omap_i2c_nr_ports());
242
243         if (info) {
244                 err = i2c_register_board_info(bus_id, info, len);
245                 if (err)
246                         return err;
247         }
248
249         if (!i2c_pdata[bus_id - 1].clkrate)
250                 i2c_pdata[bus_id - 1].clkrate = clkrate;
251
252         i2c_pdata[bus_id - 1].clkrate &= ~OMAP_I2C_CMDLINE_SETUP;
253
254         return omap_i2c_add_bus(bus_id);
255 }